EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 705

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Altera Corporation
July 2005
Notes to
(1)
(2)
(3)
(4)
Programmable duty cycle
PLL clock outputs can feed
logic array
PLL locked output can feed
the logic array
Multiplication allowed in
zero-delay buffer mode or
external feedback mode
Programmable phase shift
allowed in zero-delay buffer
mode or external feedback
mode
Phase frequency detector
(PFD) disable
Clock output disable
Programmable lock detect &
gated lock
Dynamic clock switchover
PLL reconfiguration
Programmable bandwidth
Spread spectrum
Table 10–7. Stratix & Stratix GX Enhanced PLL Features
These features are also available in fast PLLs.
In addition to the delay chains at each counter, you can specify the programmable phase shift for each PLL output
at fine and coarse levels.
Each PLL clock output has an associated clock enable signal.
If the PLL is used in external feedback mode, the PLL will need to relock.
(2)
Table
Feature
(1)
(1)
10–7:
(3)
(1)
advanced features to improve system timing management and
performance.
Stratix and Stratix GX enhanced PLLs.
Fast PLLs
Stratix and Stratix GX fast PLLs are similar to the APEX II True-LVDS
PLLs in that the W setting, which governs the relationship between the
clock input and the data rate, and the J setting, which controls the width
Allows the counters and delay elements within the PLL to be reconfigured in real-
Provides advanced control of the PLL bandwidth by using the programmable
Modulates the target frequency over a frequency range to reduce
Allows variable duty cycle for each PLL clock output.
Allows the PLL clock outputs to feed data ports of registers or combinatorial logic.
Allows the PLL locked port to feed data ports of registers or combinatorial logic.
The PLL clock outputs can be a multiplied or divided down ratio of the PLL input
clock.
The PLL clock outputs can be phase shifted. The phase shift is relative to the PLL
clock output.
Allows the VCO to operate at its last set control voltage and frequency with some
long term drift.
PLL maintains lock with output clocks disabled.
Holds the lock signal low for a programmable number of input clock cycles.
Enables the PLL to switch between two reference input clocks, either for clock
redundancy or dual-clock domain applications.
time without reloading a programmer object file (.pof).
control of the PLL loop characteristics.
electromagnetic interference (EMI) emissions.
Table 10–7
Transitioning APEX Designs to Stratix & Stratix GX Devices
shows some of the new features available in
Description
Stratix Device Handbook, Volume 2
(4)
10–21

Related parts for EP1S10F484I6