MT90520AG ZARLINK [Zarlink Semiconductor Inc], MT90520AG Datasheet - Page 158

no-image

MT90520AG

Manufacturer Part Number
MT90520AG
Description
8-Port Primary Rate Circuit Emulation AAL1 SAR
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MT90520AG
Quantity:
19
STiCLK/C4M/C2M Clock Period
STiCLK/C4M/C2M Pulse Width (HIGH / LOW)
Frame Pulse Width
Frame Pulse Setup Time
Frame Pulse Hold Time
Data Setup Time - DSTi/CSTi VALID to STiCLK/C4M/C2M falling
Data Hold Time - STiCLK/C4M/C2M falling to DSTi/CSTi INVALID
Data Setup Time - DSTi/CSTi VALID to STiCLK/C4M/C2M rising
Data Hold Time - STiCLK/C4M/C2M rising to DSTi/CSTi INVALID
1.544 Mbps bus (1.544 MHz clock)
1.544 or 2.048 Mbps bus (2.048 MHz clock)
2.048 Mbps bus (4.096 MHz clock)
1.544 Mbps bus (1.544 MHz clock)
1.544 or 2.048 Mbps bus (2.048 MHz clock)
2.048 Mbps bus (4.096 MHz clock)
1.544 Mbps (Generic)
2.048 Mbps (Generic)
2.048 Mbps (ST-BUS)
STiMF/F0 valid to STiCLK/C4M/C2M rising
STiMF/F0 valid to STiCLK/C4M/C2M falling
STiCLK/C4M/C2M rising to STiMF/F0 invalid
STiCLK/C4M/C2M falling to STiMF/F0 invalid
Sampling on falling edge
Sampling on falling edge
Sampling on rising edge
Sampling on rising edge
Characteristic
Characteristic
Table 94 - TDM Bus Input Clock Parameters
Table 95 - TDM Bus Input Data Parameters
t
STiCKH/L
Zarlink Semiconductor Inc.
t
Sym.
STiCK
t
FPW
t
t
FIS
FIH
MT90520
158
Min.
100
100
100
15
15
10
10
Sym.
t
t
t
t
SIS
SIH
SIS
SIH
Typ.
648
488
244
324
244
122
648
488
244
Min.
15
10
15
10
Typ.
Max.
900
600
300
Max.
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Units
ns
ns
ns
ns
Test Conditions
Test Conditions
Data Sheet

Related parts for MT90520AG