PIC12C672T-10/SM Microchip Technology, PIC12C672T-10/SM Datasheet - Page 601

no-image

PIC12C672T-10/SM

Manufacturer Part Number
PIC12C672T-10/SM
Description
IC MCU OTP 2KX14 A/D 8-SOIJ
Manufacturer
Microchip Technology
Series
PIC® 12Cr
Datasheets

Specifications of PIC12C672T-10/SM

Core Processor
PIC
Core Size
8-Bit
Speed
10MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Size
3.5KB (2K x 14)
Program Memory Type
OTP
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
For Use With
XLT08SO-1 - SOCKET TRANSITION 8SOIC 150/208AC164312 - MODULE SKT FOR PM3 16SOIC309-1048 - ADAPTER 8-SOIC TO 8-DIP309-1047 - ADAPTER 8-SOIC TO 8-DIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Connectivity
-
Figure 30-16: Example Master SSP I
Table 30-28:
Param.
Note 1: Maximum pin capacitance = 10 pF for all I
D102 ‡
1997 Microchip Technology Inc.
No.
100
101
102
103
106
107
109
110
90
91
92
§ This specification ensured by design. For the value required by the I
‡ These parameters are for design guidance only and are not tested, nor characterized.
2: A fast-mode I
“Appendix.”
must then be met. This will automatically be the case if the device does not stretch the LOW period of the
SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit
to the SDA line. Parameter 102.+
SCL line is released.
Symbol Characteristic
T
T
T
T
T
T
T
SU
HD
HD
SU
SU
T
T
HIGH
LOW
T
Cb
T
BUF
SDA
Out
AA
SDA
In
:
SCL
:
:
:
:
R
F
DAT
STO
STA
STA
DAT
Example Master SSP I
Note: Refer to
Clock high time
Clock low time
SDA and SCL
rise time
SDA and SCL
fall time
START condition
setup time
START condition
hold time
Data input
hold time
Data input
setup time
STOP condition
setup time
Output valid from
clock
Bus free time
Bus capacitive loading
2
Section 30. Electrical Specifications
C-bus device can be used in a standard-mode I
90
103
Figure 30-1
91
109
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
100 kHz mode
400 kHz mode
1 MHz mode
2
2
C Bus Data Timing
C Bus Data Requirements
for load conditions.
parameter 107
100
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
2
C pins.
106
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
2(T
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
= 1000 + 250 = 1250 ns (for 100 kHz-mode) before the
20 + 0.1Cb
20 + 0.1Cb
101
109
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
)(BRG + 1) §
4.7 ‡
1.3 ‡
TBD
TBD
TBD
Min
250
100
0
0
107
2
C specification, please refer to
2
C-bus system, but
1000
3500
1000
Max
300
300
300
300
100
0.9
400
Units
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
ms
pF
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
92
102
Cb is specified to be from
10 to 400 pF
Cb is specified to be from
10 to 400 pF
Only relevant for repeated
START condition
After this period the first
clock pulse is generated
Note 2
Time the bus must be free
before a new transmis-
sion can start
parameter 107
110
Figure A-11
DS31030A-page 30-31
Conditions
of the
250 ns
30

Related parts for PIC12C672T-10/SM