APA600-CQ208B Actel, APA600-CQ208B Datasheet - Page 38

no-image

APA600-CQ208B

Manufacturer Part Number
APA600-CQ208B
Description
FPGA ProASICPLUS Family 600K Gates 180MHz 0.22um (CMOS) Technology 2.5V 208-Pin CQFP
Manufacturer
Actel
Datasheet

Specifications of APA600-CQ208B

Package
208CQFP
Family Name
ProASICPLUS
Device System Gates
600000
Number Of Registers
21504
Maximum Internal Frequency
180 MHz
Typical Operating Supply Voltage
2.5 V
Maximum Number Of User I/os
158
Ram Bits
129024
Re-programmability Support
Yes
Calculating Typical Power Dissipation
ProASIC
of both the number of tiles utilized and the system speed. Power dissipation can be calculated using the following
formula:
Total Power Consumption—P
where:
Global Clock Contribution—P
P
for R < 15000 the model is: (P1 + (P2*R) – (P7*R2)) * Fs (lightly-loaded clock trees)
for R > 15000 the model is: (P10 + P11*R) * Fs (heavily-loaded clock trees)
where:
Storage-Tile Contribution—P
P
where:
2 -2 8
clock
storage
ProASIC
P
P
P
P
P10 =
P11 =
P5
ms =
Fs
P1
P2
P7
total
, the clock component of power dissipation, is given by the piece-wise model:
storage
dc
ac
Fs
R
, the storage-tile (Register) component of AC power dissipation, is given by
PLUS
=
=
= P
=
=
=
=
=
PLUS
=
=
= P5 * ms * Fs
dc
100 µW/MHz is the basic power consumption of the clock tree per MHz of the clock
1.3 µW/MHz is the incremental power consumption of the clock tree per storage tile – also per MHz of the
clock
0.00003 µW/MHz is a correction factor for partially-loaded clock trees
device power is calculated with both a static and an active component. The active component is a function
7 mW for the APA075
8 mW for the APA150
11 mW for the APA300
12 mW for the APA450
12 mW for the APA600
13 mW for the APA750
19 mW for the APA1000
P
P
6850 µW/MHz is the basic power consumption of the clock tree per MHz of the clock
0.4 µW/MHz is the incremental power consumption of the clock tree per storage tile – also per MHz of
the clock
the number of storage tiles clocked by this clock
the clock frequency
dc
clock
1.1 µW/MHz is the average power consumption of a storage tile per MHz of its output toggling rate.
The maximum output toggling rate is Fs/2.
the number of storage tiles (Register) switching during each Fs cycle
the clock frequency
Flash Family FPGAs
+ P
includes the static components of P
ac
+ P
storage
+ P
storage
logic
clock
total
+ P
outputs
+ P
inputs
VDDP
+ P
pll
+ P
v5.9
+ P
VDD
memory
+ P
AVDD

Related parts for APA600-CQ208B