R5F21324ANSP#U1 Renesas Electronics America, R5F21324ANSP#U1 Datasheet - Page 234

MCU 1KB FLASH 16K ROM 20-LSSOP

R5F21324ANSP#U1

Manufacturer Part Number
R5F21324ANSP#U1
Description
MCU 1KB FLASH 16K ROM 20-LSSOP
Manufacturer
Renesas Electronics America
Series
R8C/3x/32Ar
Datasheet

Specifications of R5F21324ANSP#U1

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
POR, PWM, Voltage Detect, WDT
Number Of I /o
15
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
20-LSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F21324ANSP#U1
Manufacturer:
Renesas Electronics America
Quantity:
135
Under development
R8C/32A Group
REJ09B0458-0020 Rev.0.20
Page 204 of 583
17.8
• Timer RA stops counting after a reset. Set the values in the timer RA and timer RA prescalers before the count
• Even if the prescaler and timer RA are read out in 16-bit units, these registers are read 1 byte at a time by the
• In pulse period measurement mode, bits TEDGF and TUNDF in the TRACR register can be set to 0 by writing 0
• When changing to pulse period measurement mode from another mode, the contents of bits TEDGF and TUNDF
• The TEDGF bit may be set to 1 by the first timer RA prescaler underflow generated after the count starts.
• When using the pulse period measurement mode, leave two or more periods of the timer RA prescaler
• The TCSTF bit retains 0 (count stops) for 0 to 1 cycle of the count source after setting the TSTART bit to 1 (count
• When the TRAPRE register is continuously written during count operation (TCSTF bit is set to 1), allow three or
• When the TRA register is continuously written during count operation (TCSTF bit is set to 1), allow three or
starts.
MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
to these bits by a program. However, these bits remain unchanged if 1 is written. When using the READ-
MODIFY-WRITE instruction for the TRACR register, the TEDGF or TUNDF bit may be set to 0 although these
bits are set to 1 while the instruction is being executed. In this case, write 1 to the TEDGF or TUNDF bit which is
not supposed to be set to 0 with the MOV instruction.
are undefined. Write 0 to bits TEDGF and TUNDF before the count starts.
immediately after the count starts, then set the TEDGF bit to 0.
starts) while the count is stopped.
During this time, do not access registers associated with timer RA
counting at the first valid edge of the count source after The TCSTF bit is set to 1 (during count).
The TCSTF bit remains 1 for 0 to 1 cycle of the count source after setting the TSTART bit to 0 (count stops)
while the count is in progress. Timer RA counting is stopped when the TCSTF bit is set to 0.
During this time, do not access registers associated with timer RA
Note:
more cycles of the count source clock for each write interval.
more cycles of the prescaler underflow for each write interval.
1. Registers associated with timer RA: TRACR, TRAIOC, TRAMR, TRAPRE, and TRA.
Notes on Timer RA
Preliminary specification
Specifications in this manual are tentative and subject to change.
Nov 05, 2008
(1)
(1)
other than the TCSTF bit.
other than the TCSTF bit. Timer RA starts
17. Timer RA

Related parts for R5F21324ANSP#U1