MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 423

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
CRTx bits, and program the GRx bits to transfer the D channel grant to the SCC that sup-
ports this channel. The user should mark the received bit, which is the grant bit, by program-
ming the channel select bits of the SI RAM to 111 for an internal assertion of a strobe on this
bit. This bit will be sampled by the SI and transferred to the D channel SCC as the grant.
The bit is generally bit 4 of the C/I in channel 2 of GCI, but any other bit may be selected
using the SI RAM.
For example, assuming SCC1 is connected to the D channel, SCC2 is connected to the B1
channel, and SCC4 is connected to the B2 channel, SMC1 is used to handle the C/I chan-
nels, and the D channel grant is on bit 4 of the C/I on SCIT channel 2, the initialization se-
quence is as follows:
1. Program the SI RAM. Write all entries that are not used with $0001, setting
2. SIMODE = $000080E0. Only TDMa is used; SMC1 is connected. SCIT mode is
3. SICR = $400040C0. SCC4, SCC2, and SCC1 are connected to the TSA. SCC1
4. PAODR bit 6 = 1. Configures L1TXDa to an open-drain output.
5. PAPAR bits 6, 7, and 8 = 1. Configures L1TXDa, L1RXDa, and L1RCLKa.
6. PADIR bits 6 and 7 = 1. PADIR bit 8 = 0. Configures L1TXDa, L1RXDa, and
the LST bit and disabling the routing function.
used in this example.
supports the grant mechanism since it is on the D channel.
L1RCLKa.
Since GCI requires the same routing for both receive and trans-
mit, an exact duplicate of the above entries should be written to
both the receive and transmit sections of the SI RAM beginning
at addresses 0 and 128, respectively.
If SCIT mode is not used, delete the last three entries of the SI
RAM and set the LST bit in the new last entry.
Entry
No.
1
2
3
4
5
6
7
8
SWTR
0
0
0
0
0
0
0
0
Freescale Semiconductor, Inc.
For More Information On This Product,
SSEL
0000
0000
0000
0000
0000
0000
0000
0000
MC68360 USER’S MANUAL
Go to: www.freescale.com
CSEL
010
100
101
001
101
000
000
111
0000
0000
0000
0001
0101
0110
0001
0000
CNT
NOTE
NOTE
RAM Word
BYT
1
1
1
0
0
1
0
0
Serial Interface with Time Slot Assigner
LST
0
0
0
0
0
0
0
1
8 Bits SMC1
6 Bits SMC1
Skip 7 Bytes
Description
8 Bits SCC2
8 Bits SCC4
2 Bits SCC1
D Grant Bit
Skip 2 Bits

Related parts for MC68EN360CAI25L