MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 691

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
The port C lines associated with the CDx and CTSx pins have a mode of operation where
the pin may be internally connected to the SCC but may also generate interrupts. Port C still
detects changes on the CTS and CD pins and asserts the corresponding interrupt request,
but the SCC simultaneously uses the CTS and/or CD pin to automatically control operation.
This allows the user to fully implement protocols V.24, X.21, and X.21 bis (with the assis-
tance of other general-purpose I/O lines).
To configure a port C pin as a CTS or CD pin that is connected to the SCC and also gener-
ates interrupts, use the following steps:
7.14.10 Port C Registers
The user interfaces with port C via five registers. The port C interrupt control register
(PCINT) indicates how changes on the pin cause interrupts when interrupts are generated
with that pin. The port C special options register (PCSO) indicates whether certain port C
pins have the ability to be connected to on-chip peripherals while simultaneously being able
to generate an interrupt. The other three port C registers also exist on the other ports:
PCDAT, PCDIR, and PCPAR. Since port C does not have open-drain capability, it does not
contain an open-drain register.
4. Set the PCINT bit to determine which edges cause interrupts.
5. Write the corresponding CIMR bit with a one to allow interrupts to be generated to the
6. Read the pin value using the PCDAT.
1. Write the corresponding PCPAR bit with a zero.
2. Write the corresponding PCDIR bit with a zero.
3. Write the corresponding PCSO bit with a one.
4. Set the PCINT bit to determine which edges cause interrupts.
5. Write the corresponding CIMR bit with a one to allow interrupts to be generated to the
6. The pin value may be read at any time using PCDAT.
CPU32+ core.
CPU32+ core.
These steps correspond to the “software operation” mode of the
SCM DIAG bits on the MC68302.
After connecting the CTS or CD pins to the SCC, the user must
also choose the “normal operation” mode in DIAG bits of the
general SCC mode register (GSMR) to enable and disable SCC
transmission and reception with these pins.
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
NOTE
NOTE
Parallel I/O Ports

Related parts for MC68EN360CAI25L