ST10F269-T3 STMicroelectronics, ST10F269-T3 Datasheet - Page 33

no-image

ST10F269-T3

Manufacturer Part Number
ST10F269-T3
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST10F269-T3

Cpu Family
ST10
Device Core Size
16b
Frequency (max)
32MHz
Interface Type
ASC/I2C/SSC
Program Memory Type
Flash
Program Memory Size
256KB
Total Internal Ram Size
12KB
# I/os (max)
111
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
On-chip Adc
16-chx10-bit
Instruction Set Architecture
CISC/RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10F269-T3
Quantity:
6 262
Part Number:
ST10F269-T3
Manufacturer:
ST
0
5.6.5 - Choosing the Baud Rate for the BSL
The calculation of the serial Baud rate for ASC0
from the length of the first zero Byte that is
received, allows the operation of the bootstrap
loader of the ST10F269-T3 with a wide range of
Baud rates. However, the upper and lower limits
have to be kept, in order to insure proper data
transfer.
The ST10F269-T3 uses timer T6 to measure the
length of the initial zero Byte. The quantization
uncertainty of this measurement implies the first
deviation from the real Baud rate, the next
deviation is implied by the computation of the
S0BRL reload value from the timer contents. The
formula below shows the association:
For a correct data transfer from the host to the
ST10F269-T3 the maximum deviation between
the internal initialized Baud rate for ASC0 and the
real Baud rate of the host should be below 2.5%.
The deviation (F
rate and ST10F269-T3 Baud rate can be
calculated via the formula below:
Figure 8 : Baud Rate Deviation Between Host and ST10F269-T3
S0BRL
2.5%
F B
B
F B 2.5
ST10F269-T3
=
B
F
Low
B
=
B Contr B Host
------------------------------------------- -
T6 36
------------------- -
%
B
72
B
, in percent) between host Baud
Contr
=
------------------------------------------------ -
32
,
×
(
T6
S0BRL
f
CPU
×
B
=
High
100
9
-- -
4
×
+
% ,
-----------------
B Host
1
f
CPU
)
I
II
Note: Function (F
This Baud rate deviation is a nonlinear function
depending on the CPU clock and the Baud rate of
the host. The maxima of the function (F
increase with the host Baud rate due to the
smaller Baud rate pre-scaler factors and the
implied higher quantization error (see Figure 8).
The minimum Baud rate (B
determined by the maximum count capacity of
timer T6, when measuring the zero Byte, and it
depends on the CPU clock. Using the maximum
T6 count 2
rate can be calculated. The lowest standard Baud
rate in this case would be 1200 Baud. Baud rates
below B
case ASC0 cannot be initialized properly.
The maximum Baud rate (B
is the highest Baud rate where the deviation still
does not exceed the limit, so all Baud rates
between B
limit. The maximum standard Baud rate that fulfills
this requirement is 19200 Baud.
Higher Baud rates, however, may be used as
long as the actual deviation does not exceed the
limit. A certain Baud rate (marked ’I’ in Figure 8)
may violate the deviation limit, while an even
higher Baud rate (marked ’II’ in Figure 8) stays
very well below it. This depends on the host
interface.
tolerances of oscillators and other devices
supporting the serial communication.
Low
Low
16
would cause T6 to overflow. In this
in the formula the minimum Baud
and B
B
) does not consider the
High
are below the deviation
Low
High
in the Figure 8) is
ST10F269-T3
in the Figure 8)
B
HOST
33/162
B
)

Related parts for ST10F269-T3