PIC18F-LF1XK50 MICROCHIP [Microchip Technology], PIC18F-LF1XK50 Datasheet - Page 412

no-image

PIC18F-LF1XK50

Manufacturer Part Number
PIC18F-LF1XK50
Description
20-Pin USB Flash Microcontrollers
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet
PIC18F/LF1XK50
Power-on Reset (POR) .................................................... 279
Power-up Timer (PWRT)
Precision Internal Oscillator Parameters .......................... 383
Prescaler, Timer0 ............................................................. 103
PRI_IDLE Mode ............................................................... 238
PRI_RUN Mode ............................................................... 236
Program Counter ................................................................ 30
Program Memory
Program Verification and Code Protection ....................... 303
Programming, Device Instructions ................................... 309
PSTRCON Register ......................................................... 134
Pulse Steering .................................................................. 134
PUSH ............................................................................... 338
PUSH and POP Instructions .............................................. 31
PUSHL ............................................................................. 354
PWM (ECCP Module)
PWM Mode. See Enhanced Capture/Compare/PWM ..... 121
PWM1CON Register ........................................................ 133
R
RAM. See Data Memory.
RC_IDLE Mode ................................................................ 239
RC_RUN Mode ................................................................ 236
RCALL .............................................................................. 339
RCON Register .......................................................... 79, 278
RCREG ............................................................................ 188
RCSTA Register ............................................................... 191
DS41350E-page 412
and SPI Operation ................................................... 147
Entering .................................................................... 235
Exiting Idle and Sleep Modes .................................. 239
Idle Modes ............................................................... 237
Multiple Sleep Functions .......................................... 236
Run Modes ............................................................... 236
Selecting .................................................................. 235
Sleep Mode .............................................................. 237
Summary (table) ...................................................... 235
Power-up Timer (PWRT) ......................................... 281
Time-out Sequence .................................................. 281
Specifications ........................................................... 385
PCL, PCH and PCU Registers ................................... 30
PCLATH and PCLATU Registers .............................. 30
and Extended Instruction Set ..................................... 50
Code Protection ....................................................... 305
Instructions ................................................................. 34
Interrupt Vector .......................................................... 29
Look-up Tables .......................................................... 32
Map and Stack (diagram) ........................................... 29
Reset Vector .............................................................. 29
Associated Registers ............................................... 305
Effects of a Reset ..................................................... 137
Operation in Power Managed Modes ...................... 137
Operation with Fail-Safe Clock Monitor ................... 137
Pulse Steering .......................................................... 134
Steering Synchronization ......................................... 136
Bit Status During Initialization .................................. 284
by Interrupt ....................................................... 239
by Reset ........................................................... 240
by WDT Time-out ............................................. 239
Without a Start-up Delay .................................. 240
PRI_IDLE ......................................................... 238
RC_IDLE .......................................................... 239
SEC_IDLE ........................................................ 238
PRI_RUN ......................................................... 236
RC_RUN .......................................................... 236
SEC_RUN ........................................................ 236
Two-Word .......................................................... 34
Preliminary
Reader Response ............................................................ 418
RECON0 (Reference Control 0) Register ........................ 247
RECON1 (Reference Control 1) Register ........................ 248
RECON2 (Reference Control 2) Register ........................ 248
Register
Register File ....................................................................... 39
Register File Summary ...................................................... 41
Registers
RCREG Register ..................................................... 197
ADCON0 (ADC Control 0) ....................................... 215
ADCON1 (ADC Control 1) ............................... 216, 217
ADRESH (ADC Result High) with ADFM = 0) ......... 218
ADRESH (ADC Result High) with ADFM = 1) ......... 218
ADRESL (ADC Result Low) with ADFM = 0) ........... 218
ADRESL (ADC Result Low) with ADFM = 1) ........... 218
ANSEL (Analog Select 1) .......................................... 98
ANSEL (PORT Analog Control) ................................. 98
ANSELH (Analog Select 2) ........................................ 99
ANSELH (PORT Analog Control) .............................. 99
BAUDCON (EUSART Baud Rate Control) .............. 192
BDnSTAT (Buffer Descriptor n Status, CPU Mode) 261
BDnSTAT (Buffer Descriptor n Status, SIE Mode) .. 262
CCP1CON (Enhanced Capture/Compare/PWM Control)
CM1CON0 (C1 Control) ........................................... 229
CM2CON0 (C2 Control) ........................................... 230
CM2CON1 (C2 Control) ........................................... 233
CONFIG1H (Configuration 1 High) .................. 293, 294
CONFIG1L (Configuration 1 Low) ........................... 293
CONFIG2H (Configuration 2 High) .......................... 296
CONFIG2L (Configuration 2 Low) ........................... 295
CONFIG3H (Configuration 3 High) .......................... 297
CONFIG4L (Configuration 4 Low) ........................... 297
CONFIG5H (Configuration 5 High) .......................... 298
CONFIG5L (Configuration 5 Low) ........................... 298
CONFIG6H (Configuration 6 High) .......................... 299
CONFIG6L (Configuration 6 Low) ........................... 299
CONFIG7H (Configuration 7 High) .......................... 300
CONFIG7L (Configuration 7 Low) ........................... 300
DEVID1 (Device ID 1) .............................................. 301
DEVID2 (Device ID 2) .............................................. 301
ECCPAS (Enhanced CCP Auto-shutdown Control) 129
EECON1 (Data EEPROM Control 1) ................... 53, 62
INTCON (Interrupt Control) ........................................ 70
INTCON2 (Interrupt Control 2) ................................... 71
INTCON3 (Interrupt Control 3) ................................... 72
IOCA (Interrupt-on-Change PORTA) ......................... 86
IOCB (Interrupt-on-Change PORTB) ......................... 91
IPR1 (Peripheral Interrupt Priority 1) ......................... 77
IPR2 (Peripheral Interrupt Priority 2) ......................... 78
LATA (PORTA Data Latch) ........................................ 86
LATB (PORTB Data Latch) ........................................ 91
LATC (PORTC Data Latch) ....................................... 95
OSCCON (Oscillator Control) .............................. 20, 21
OSCTUNE (Oscillator Tuning) ................................... 22
PIE1 (Peripheral Interrupt Enable 1) .......................... 75
PIE2 (Peripheral Interrupt Enable 2) .......................... 76
PIR1 (Peripheral Interrupt Request 1) ....................... 73
PIR2 (Peripheral Interrupt Request 2) ....................... 74
PORTA ...................................................................... 85
PORTB ................................................................ 90, 94
PSTRCON (Pulse Steering Control) ........................ 134
PWM1CON (Enhanced PWM Control) .................... 133
RCON (Reset Control) ....................................... 79, 278
RCSTA (Receive Status and Control) ..................... 191
.......................................................................... 117
 2010 Microchip Technology Inc.

Related parts for PIC18F-LF1XK50