AT89LP6440-20JU Atmel, AT89LP6440-20JU Datasheet - Page 156

MCU 8051 64K FLASH ISP 44PLCC

AT89LP6440-20JU

Manufacturer Part Number
AT89LP6440-20JU
Description
MCU 8051 64K FLASH ISP 44PLCC
Manufacturer
Atmel
Series
89LPr
Datasheet

Specifications of AT89LP6440-20JU

Core Processor
8051
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
38
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
8K x 8
Ram Size
4.25K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
Processor Series
AT89x
Core
8051
Data Bus Width
8 bit
Data Ram Size
8 KB
Interface Type
2-Wire, SPI
Maximum Clock Frequency
24 MHz
Number Of Programmable I/os
38
Number Of Timers
3
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
AT89ISP
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
On-chip Dac
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LP6440-20JU
Manufacturer:
Atmel
Quantity:
103
Part Number:
AT89LP6440-20JU
Manufacturer:
Atmel
Quantity:
10 000
24.2
24.3
156
Software Breakpoints
Limitations of On-Chip Debug
AT89LP6440 - Preliminary
Figure 24-1. AT89LP6440 On-Chip Debug Connections
The AT89LP6440 microcontroller includes a BREAK instruction for implementing program mem-
ory breakpoints in software. A software breakpoint can be inserted manually by placing the
BREAK instruction in the program code. Some emulator systems may allow for automatic inser-
tion/deletion of software breakpoints. The Flash memory must be re-programmed each time a
software breakpoint is changed. Frequent insertions/deletions of software breakpoints will
reduce the endurance of the nonvolatile memory. Devices used for debugging purposes should
not be shipped to end customers. The BREAK instruction is treated as a two-cycle NOP when
OCD is disabled.
The AT89LP6440 is a fully-featured microcontroller that multiplexes several functions on its lim-
ited I/O pins. Some device functionality must be sacrificed to provide resources for On-Chip
Debugging. The On-Chip Debug System has the following limitations:
• P4.2/RST cannot be connected directly to V
• All external reset sources must be removed.
• If P4.3 needs to be debugged in systems using the crystal oscillator, the external clock option
• The Debug Clock pin (DCL) is physically located on that same pin as Port Pin P4.2 and the
must be removed.
should be selected. The quartz crystal and any capacitors on XTAL1 or XTAL2 must be
removed and an external clock signal must be driven on XTAL1. Some emulator systems may
provide a user-configurable clock for this purpose.
External Reset (RST). Therefore, neither P4.2 nor an external reset source may be emulated
when OCD is enabled.
DDA
DCL
P4.2/RST
XTAL1
GND
CLK = Internal RC
A
DCL
VDD
CLK = Crystal Oscillator
P4.2/RST
XTAL2
XTAL1
GND
C
DD
DCL
CLK
and any external capacitors connected to RST
VDD
P4.3
CLK = External Clock
P4.2/RST
XTAL1
GND
DDA
B
XTAL2
VDD
3706A–MICRO–9/09
DDA

Related parts for AT89LP6440-20JU