MPC8533EVTARJA Freescale Semiconductor, MPC8533EVTARJA Datasheet - Page 351

no-image

MPC8533EVTARJA

Manufacturer Part Number
MPC8533EVTARJA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
9.4.1.12
The DDR SDRAM interval configuration register, shown in
cycles between bank refreshes issued to the DDR SDRAMs. In addition, the number of DRAM cycles that
a page is maintained after it is accessed is provided here.
Table 9-18
9.4.1.13
The DDR SDRAM data initialization register, shown in
to initialize memory if DDR_SDRAM_CFG2[D_INIT] is set.
Table 9-19
Freescale Semiconductor
16–17
18–31 BSTOPRE Precharge interval. Sets the duration (in memory bus clocks) that a page is retained after a DDR SDRAM
0–15
Bits
0–31
Bits
Offset 0x124
Offset 0x128
Reset
Reset
W
W
R
REFINT
R
INIT_VALUE Initialization value. Represents the value that DRAM will be initialized with if
Name
0
0
Figure 9-14. DDR SDRAM Data Initialization Configuration Register (DDR_DATA_INIT)
Name
Figure 9-13. DDR SDRAM Interval Configuration Register (DDR_SDRAM_INTERVAL)
describes the DDR_SDRAM_INTERVAL fields.
describes the DDR_DATA_INIT fields.
DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL)
DDR SDRAM Data Initialization (DDR_DATA_INIT)
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Refresh interval. Represents the number of memory bus clock cycles between refresh cycles. Depending on
DDR_SDRAM_CFG_2[NUM_PR], some number of rows are refreshed in each DDR SDRAM physical bank
during each refresh cycle. The value for REFINT depends on the specific SDRAMs used and the interface
clock frequency. Refreshes will not be issued when the REFINT is set to all 0s.
Reserved
access. If BSTOPRE is zero, the DDR memory controller uses auto-precharge read and write commands
rather than operating in page mode. This is called global auto-precharge mode.
DDR_SDRAM_CFG2[D_INIT] is set.
Table 9-18. DDR_SDRAM_INTERVAL Field Descriptions
Table 9-19. DDR_DATA_INIT Field Descriptions
REFINT
INIT_VALUE
All zeros
All zeros
Description
15 16 17 18
Figure
Description
Figure
9-14, provides the value that will be used
9-13, sets the number of DRAM clock
BSTOPRE
Access: Read/Write
Access: Read/Write
DDR Memory Controller
31
31
9-29

Related parts for MPC8533EVTARJA