MPC8533EVTARJA Freescale Semiconductor, MPC8533EVTARJA Datasheet - Page 603

no-image

MPC8533EVTARJA

Manufacturer Part Number
MPC8533EVTARJA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
13.3.1.4
The UIER gives the user the ability to mask specific UART interrupts to the programmable interrupt
controller (PIC).
Figure 13-6
Table 13-9
13.3.1.5
The UIIRs indicate when an interrupt is pending from the corresponding UART and what type of interrupt
is active. They also indicate if the FIFOs are enabled.
The DUART prioritizes interrupts into four levels and records these in the corresponding UIIR. The four
levels of interrupt conditions in order of priority are:
Freescale Semiconductor
Bits
0–3
4
5
6
7
1. Receiver line status
2. Received data ready/character time-out
Offset 0x501, 0x601
Reset
ETHREI Enable transmitter holding register empty interrupt.
ERDAI
ERLSI
Name
EMSI
W
R
describes the fields of UIER.
shows the bits in the UIER.
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Interrupt Enable Register (UIER) (ULCR[DLAB] = 0)
Interrupt ID Registers (UIIR0, UIIR1) (ULCR[DLAB] = 0)
Reserved.
0 Mask interrupts caused by UMSR[DCTS] being set
1 Enable and assert interrupts when the clear-to-send bit in the UART modem status register (UMSR)
0 Mask interrupts when ULSR’s overrun, parity error, framing error or break interrupt bits are set
1 Enable and assert interrupts when ULSR’s overrun, parity error, framing error or break interrupt bits are
0 Mask interrupt when ULSR[THRE] is set
1 Enable and assert interrupts when ULSR[THRE] is set
0 Mask interrupt when new receive data is available or receive data time out has occurred
1 Enable and assert interrupts when a new data character is received from the external device and/or a
Enable modem status interrupt.
Enable receiver line status interrupt.
Enable received data available interrupt.
0
changes state
set
time-out interrupt occurs in the FIFO mode
Figure 13-6. Interrupt Enable Register (UIER)
Table 13-9. UIER Field Descriptions
3
All zeros
Description
EMSI
4
ERLSI
5
ETHREI
Access: Read/Write
6
ERDAI
7
DUART
13-9

Related parts for MPC8533EVTARJA