PSD935G2-90U STMicroelectronics, PSD935G2-90U Datasheet - Page 55

no-image

PSD935G2-90U

Manufacturer Part Number
PSD935G2-90U
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of PSD935G2-90U

Operating Temperature (max)
70C
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Package Type
TQFP
Mounting
Surface Mount
Pin Count
80
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD935G2-90U
Manufacturer:
STMicroelectronics
Quantity:
409
Part Number:
PSD935G2-90U
Manufacturer:
ST
0
Part Number:
PSD935G2-90UI
Manufacturer:
ST
0
The
PSD935G2
Functional
Blocks
(cont.)
54
PSD9XX Family
9.4.8 Port F – Functionality and Structure
Port F can be configured to perform one or more of the following functions:
9.4.9 Port G – Functionality and Structure
Port G can be configured to perform one or more of the following functions:
Figure 23. Ports E, F and G Structure
MCU I/O Mode
PLD Input – as direct input ot the PLD array.
Address In – additional high address inputs. Direct input to the PLD array.
Latched Address Out – Provide latched address out per Table 18.
Slew Rate – pins can be set up for fast slew rate.
Data Port – connected to D[7:0] when Port F is configured as Data Port for a
non-multiplexed bus.
MCU I/O Mode
Latched Address Out – Provide latched address out per Table 18.
Open Drain – pins can be configured in Open Drain Mode
ADDRESS
ALE
WR
WR
WR
CONTROL REG.
DATA OUT
READ MUX
DIR REG.
D
D
G
D
D
REG.
D
B
P
Q
Q
Q
Q
ISP OR BATTERY BACK-UP (PORT E)
A [ 7:0 ] OR A [ 15:8 ]
ADDRESS
DATA OUT
PLD INPUT (PORT F)
DATA IN
OUTPUT
SELECT
OUTPUT
MUX
PSD935G2
CONFIGURATION
BIT
PORT PIN

Related parts for PSD935G2-90U