LPC2925FBD100,551 NXP Semiconductors, LPC2925FBD100,551 Datasheet - Page 41

IC ARM9 MCU FLASH 512KB 100-LQFP

LPC2925FBD100,551

Manufacturer Part Number
LPC2925FBD100,551
Description
IC ARM9 MCU FLASH 512KB 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC2900r
Datasheet

Specifications of LPC2925FBD100,551

Core Processor
ARM9
Core Size
32-Bit
Speed
125MHz
Connectivity
CAN, I²C, LIN, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
16K x 8
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
1.71 V ~ 3.6 V
Data Converters
A/D 16x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
LPC29
Core
ARM968E-S
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935287116551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2925FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2921_23_25_3
Product data sheet
Fig 8.
AHB2DTL
BRIDGE
Power, Clock, and Reset control SubSystem (PCRSS) block diagram
6.15.1 Clock description
reset from watchdog counter
OSCILLATOR
LOW POWER
OSCILLATOR
REGISTERS
REGISTERS
EXTERNAL
RST (device pin)
The PCRSS is clocked by a number of different clocks. CLK_SYS_PCRSS clocks the
AHB side of the AHB to DTL bus bridge and CLK_PCR_SLOW clocks the CGU, RGU and
PMU internal logic, see
BASE_SYS_CLK, which can be switched off in low-power modes. CLK_PCR_SLOW is
derived from BASE_PCR_CLK and is always on in order to be able to wake up from
low-power modes.
RING
CGU0
RGU
POR
FDIV[6:0]
PLL
All information provided in this document is subject to legal disclaimers.
RESET OUTPUT
DELAY LOGIC
DEGLITCH/
INPUT
SYNC
Rev. 03 — 14 April 2010
Section
OUT11
OUT6
OUT0
OUT1
OUT5
OUT7
OUT9
CGU0
RGU
6.7.2. CLK_SYS_PCRSS is derived from
ARM9 microcontroller with CAN, LIN, and USB
FDIV
PLL
OUT0
OUT2
LPC2921/2923/2925
CGU1
WARM_RST
PCR_RST
COLD_RST
RGU_RST
POR_RST
AHB_RST
SCU_RST
REGISTERS
CONTROL
ENABLE
CLOCK
CLOCK
GATES
PMU
© NXP B.V. 2010. All rights reserved.
PMU
002aae249
wakeup_a
disable:
grant
request
master
branch
clocks
AHB
41 of 84

Related parts for LPC2925FBD100,551