TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 91

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
7.1.2.4
(1)
(2)
Exception exit
When returning from an ISR, the CPU takes one of the following actions :
When returning from an ISR, the CPU performs the following operations :
Execution after returning from an ISR
Exception exit sequence
・ Tail-chaining
・ Returning to the last stacked ISR
・ Returning to the previous program
・ Pop eight registers
・ Load current active interrupt number
・ Select SP
tion has higher priority than all stacked exceptions, the CPU returns to the ISR of the pend-
ing exception.
iting one ISR and entering another. This is called "tail-chaining".
er priority than the highest priority pending exception, the CPU returns to the last stacked
ISR.
SP.
track which interrupt to return to.
Mode, SP can be SP_main or SP_process.
If a pending exception exists and there are no stacked exceptions or the pending excep-
In this case, the CPU skips the pop of eight registers and push of eight registers when ex-
If there are no pending exceptions or if the highest priority stacked exception is of high-
If there are no pending or stacked exceptions, the CPU returns to the previous program.
Pops the eight registers (PC, xPSR, r0 to r3, r12 and LR) from the stack and adjust the
Loads the current active interrupt number from the stacked xPSR. The CPU uses this to
If returning to an exception (Handler Mode), SP is SP_main. If returning to Thread
Page 67
TMPM362F10FG

Related parts for TMPM362F10FG