LAN9220-ABZJ SMSC, LAN9220-ABZJ Datasheet - Page 12

no-image

LAN9220-ABZJ

Manufacturer Part Number
LAN9220-ABZJ
Description
Ethernet ICs 16Bit Single Chip Ethernet Controller
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN9220-ABZJ

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
85 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9220-ABZJ
Manufacturer:
RENESAS
Quantity:
101
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9220-ABZJ
0
Revision 2.7 (03-15-10)
1.2
1.3
1.4
16-bit SRAM I/F
Wakup Indicator
PME
FIFO_SEL
IRQ
This section provides an overview of each of these functional blocks as shown in
Block
The LAN9220 integrates an IEEE 802.3 physical layer for twisted pair Ethernet applications. The PHY
can be configured for either 100 Mbps (100BASE-TX) or 10 Mbps (10BASE-T) Ethernet operation in
either full or half duplex configurations. The PHY block supports HP Auto-MDIX and auto-negotiation.
Minimal external components are required for the utilization of the Integrated PHY.
The transmit and receive data paths are separate within the MAC allowing the highest performance
especially in full duplex mode. The data paths connect to the PIO interface Function via separate
busses to increase performance. Payload data as well as transmit and receive status is passed on
these busses.
A third internal bus is used to access the MAC’s Control and Status Registers (CSR’s). This bus is
accessible from the host through the PIO interface function.
On the backend, the MAC interfaces with the internal 10/100 PHY through a MII (Media Independent
Interface) port internal to the LAN9220. The MAC CSR's also provide a mechanism for accessing the
PHY’s internal registers through the internal SMI (Serial Management Interface) bus.
The MAC Interface Layer (MIL), within the MAC, contains a 2K Byte transmit and a 128 Byte receive
FIFO which is separate from the TX and RX FIFOs. The FIFOs within the MAC are not directly
accessible from the host interface. The differentiation between the TX/RX FIFO memory buffers and
the MAC buffers is that when the transmit or receive packets are in the MAC buffers, the host no longer
Internal Block Overview
10/100 Ethernet PHY
10/100 Ethernet MAC
Diagram".
Host Bus Interface
PIO Controller
Management
Controller
GP Timer
Interrupt
Power
(HBI)
Figure 1.2 Internal Block Diagram
16-bit Non-PCI Small Form Factor 10/100 Ethernet Controller with Variable Voltage I/O & HP Auto-MDIX Support
Configurable RX FIFO
Configurable TX FIFO
RX Status FIFO
TX Status FIFO
Core Regulator
2kB to 14kB
2kB to 14kB
3.3V to 1.8V
DATASHEET
+3.3V
12
25MHz
PLL
Ethernet
Buffer - 128 bytes
Buffer - 2K bytes
MIL - RX Elastic
Offload Engine
Offload Engine
MIL - TX Elastic
RX Checksum
10/100
TX Checksum
MAC
(Optional)
EEPROM
EEPROM
Controller
Ethernet
10/100
PHY
Figure 1.2, "Internal
SMSC LAN9220
Datasheet
LAN

Related parts for LAN9220-ABZJ