LAN9220-ABZJ SMSC, LAN9220-ABZJ Datasheet - Page 37

no-image

LAN9220-ABZJ

Manufacturer Part Number
LAN9220-ABZJ
Description
Ethernet ICs 16Bit Single Chip Ethernet Controller
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN9220-ABZJ

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
85 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9220-ABZJ
Manufacturer:
RENESAS
Quantity:
101
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9220-ABZJ
0
16-bit Non-PCI Small Form Factor 10/100 Ethernet Controller with Variable Voltage I/O & HP Auto-MDIX Support
Datasheet
SMSC LAN9220
3.8
FPORTEND=0
FPORTEND=1
FPORTEND=0
FPORTEND=1
FPORTEND=0
FPORTEND=1
PORTEND=0
PORTEND=1
FSELEND=0
FSELEND=0
FSELEND=1
FSELEND=1
FSELEND=0
FSELEND=0
FSELEND=1
FSELEND=1
The General Purpose Timer is a programmable block that can be used to generate periodic host
interrupts. The resolution of this timer is 100uS.
The GP Timer loads the GPT_CNT Register with the value in the GPT_LOAD field and begins counting
down when the TIMER_EN bit is set to a ‘1.’ On a reset, or when the TIMER_EN bit changes from
set ‘1’ to cleared ‘0,’ the GPT_LOAD field is initialized to FFFFh. The GPT_CNT register is also
initialized to FFFFh on a reset. Software can write the pre-load value into the GPT_LOAD field at any
time; e.g., before or after the TIMER_EN bit is asserted. The GPT Enable bit TIMER_EN is located in
the GPT_CFG register.
Once enabled, the GPT counts down either until it reaches 0000h or until a new pre-load value is
written to the GPT_LOAD field. At 0000h, the counter wraps around to FFFFh, asserts the GPT
interrupt status bit and the IRQ signal if the GPT_INT_EN bit is set, and continues counting. The GPT
interrupt status bit is in the INT_STS Register. The GPT_INT hardware interrupt can only be set if the
GPT_INT_EN bit is set. GPT_INT is a sticky bit (R/WC); i.e., once the GPT_INT bit is set, it can only
be cleared by writing a ‘1’ to the bit.
General Purpose Timer (GP Timer)
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
A1=1
A1=0
Table 3.8 Endian Ordering Logic Operation
FIFO Access via Data
FIFO Port (00h-3Ch)
D[15:8]
Host Data Bus
3
1
0
2
3
1
0
2
1
3
2
0
1
3
2
0
DATASHEET
D[7:0]
2
0
1
3
2
0
1
3
0
2
3
1
0
2
3
1
37
Direct FIFO Access via
D[15:8]
3
1
3
1
0
2
0
2
1
3
1
3
2
0
2
0
Host Data Bus
FIFO_SEL
D[7:0]
2
0
2
0
1
3
1
3
0
2
0
2
3
1
3
1
D[15:8]
Host Data Bus
3
1
3
1
3
1
3
1
1
3
1
3
1
3
1
3
CSR Access
Revision 2.7 (03-15-10)
D[7:0]
2
0
2
0
2
0
2
0
0
2
0
2
0
2
0
2

Related parts for LAN9220-ABZJ