LAN9220-ABZJ SMSC, LAN9220-ABZJ Datasheet - Page 47

no-image

LAN9220-ABZJ

Manufacturer Part Number
LAN9220-ABZJ
Description
Ethernet ICs 16Bit Single Chip Ethernet Controller
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN9220-ABZJ

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 MB, 100 MB
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
85 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9220-ABZJ
Manufacturer:
RENESAS
Quantity:
101
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN9220-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9220-ABZJ
0
16-bit Non-PCI Small Form Factor 10/100 Ethernet Controller with Variable Voltage I/O & HP Auto-MDIX Support
Datasheet
SMSC LAN9220
3.10.3.2
3.11
PHY REG 0.15
SOURCE
RESET
PHY_RST
nRESET
SRST
Energy Detect Power-Down
This power-down mode is activated by setting the Phy register bit 17.13 to 1. Please refer to
5.5.8, "Mode Control/Status," on page 122
no energy is present on the line, the PHY is powered down, with the exception of the management
interface, the SQUELCH circuit and the ENERGYON logic. The ENERGYON logic is used to detect
the presence of valid energy from 100Base-TX, 10Base-T, or Auto-negotiation signals
In this mode, when the ENERGYON signal is low, the PHY is powered-down, and nothing is
transmitted. When energy is received - link pulses or packets - the ENERGYON signal goes high, and
the PHY powers-up. It automatically resets itself into the state it had prior to power-down, and asserts
the INT7.1 bit of the register defined in
ENERGYON interrupt is enabled, this event will cause an interrupt to the host. The first and possibly
the second packet to activate ENERGYON may be lost. When 17.13 is low, energy detect power-down
is disabled.
The LAN9220 has four reset sources:
Table 3.11
Note: For proper operation, the LAN9220 must be reset on power-up via the hardware reset input
Note 3.17 After any PHY reset, the application must wait until the “Link Status” bit in the PHY’s “Basic
Note 3.18 After a power-up, nRESET or SRST, the LAN9220 will automatically check for the
Note 3.19 HBI - “Host Bus Interface”, NASR - Not affected by software reset.
Detailed Reset Description
Hardware Reset Input Pin (nRESET)
Soft Reset (SRST)
PHY Soft Reset via PMT_CTRL bit 10 (PHY_RST)
PHY Soft Reset via PHY Basic Control Register (PHY REG 0.15)
PLL
(nRESET) or soft reset (SRST). To accomplish this, nRESET should be asserted for the
minimum period of 30ms at power-up. Alternatively, a soft reset may be performed following
power-up by setting the SRST bit of the HW_CFG register once the READY bit in the
PMT_CTRL register has been set. Refer to
and
X
shows the effect of the various reset sources on the LAN9220's circuitry.
Status Register” (PHY Reg. 1.2) is set before attempting to transmit or receive data.
presence of an external EEPROM. After any of these resets the application must verify
that the EPC Busy Bit (E2P_CMD, bit 31) is cleared before attempting to access the
EEPROM, or change the function of the GPO/GPIO signals, or before modifying the
ADDRH or ADDRL registers in the MAC.
Section 3.11.3, "Soft Reset (SRST)"
Note
HBI
3.19
X
X
Table 3.11 Reset Sources and Affected Circuitry
REGISTERS
Note 3.19
NASR
X
DATASHEET
MIL
X
X
Section 5.5.11, "Interrupt Source Flag," on page
for additional information on this register. In this mode when
47
MAC
for additional information.
X
X
Section 3.11.1, "Hardware Reset Input (nRESET)"
Note 3.17
PHY
X
X
X
EEPROM MAC
Note 3.18
RELOAD
ADDR.
X
X
Revision 2.7 (03-15-10)
LATCHED
CONFIG.
STRAPS
125. If the
X
Section

Related parts for LAN9220-ABZJ