XC2VP7-5FF672C Xilinx Inc, XC2VP7-5FF672C Datasheet - Page 36

no-image

XC2VP7-5FF672C

Manufacturer Part Number
XC2VP7-5FF672C
Description
FPGA Virtex-II Pro™ Family 11088 Cells 1050MHz 0.13um/90nm (CMOS) Technology 1.5V 672-Pin FCBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC2VP7-5FF672C

Package
672FCBGA
Family Name
Virtex-II Pro™
Device Logic Units
11088
Number Of Registers
9856
Maximum Internal Frequency
1050 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
396
Ram Bits
811008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP7-5FF672C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC2VP7-5FF672C
Manufacturer:
XILINX
0
Part Number:
XC2VP7-5FF672C
Manufacturer:
ALTERA
0
Part Number:
XC2VP7-5FF672C
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC2VP7-5FF672C
Quantity:
1 657
Part Number:
XC2VP7-5FF672C (TRAY)
Manufacturer:
XILINX
0
Table 9: Supported Differential Signal I/O Standards
Table 10: Supported DCI I/O Standards
DS083 (v4.7) November 5, 2007
Product Specification
Notes:
1.
2.
LDT_25
LVDS_25
LVDSEXT_25
BLVDS_25
ULVDS_25
LVPECL_25
LDT_25_DT
LVDS_25_DT
LVDSEXT_25_DT
ULVDS_25_DT
LVDCI_33
LVDCI_25
LVDCI_DV2_25
LVDCI_18
LVDCI_DV2_18
LVDCI_15
LVDCI_DV2_15
GTL_DCI
GTLP_DCI
HSTL_I_DCI
HSTL_II_DCI
HSTL_III_DCI
HSTL_IV_DCI
HSTL_I_DCI_18
HSTL_II_DCI_18
HSTL_III_DCI_18
HSTL_IV_DCI_18
SSTL2_I_DCI
SSTL2_II_DCI
SSTL18_I_DCI
SSTL18_II_DCI
I/O Standard
I/O Standard
These standards support on-chip 100Ω termination.
N/R = no requirement.
(1)
(1)
R
(1)
(2)
(2)
(1)
(3)
(1)
Output
Output
V
V
CCO
2.5
2.5
2.5
2.5
2.5
2.5
2.5
2.5
2.5
2.5
CCO
3.3
2.5
2.5
1.8
1.8
1.5
1.5
1.2
1.5
1.5
1.5
1.5
1.5
1.8
1.8
1.8
1.8
2.5
2.5
1.8
1.8
Input
V
Input
V
N/R
N/R
N/R
N/R
N/R
N/R
2.5
2.5
2.5
2.5
3.3
2.5
2.5
1.8
1.8
1.5
1.5
1.2
1.5
1.5
1.5
1.5
1.5
1.8
1.8
1.8
1.8
2.5
2.5
1.8
1.8
CCO
CCO
Input
Input
V
V
0.75
0.75
1.25
1.25
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
N/R
1.0
0.9
0.9
0.9
0.9
1.1
1.1
0.9
0.8
0.9
REF
REF
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: Functional Description
Termination
0.500 – 0.740
0.440 – 0.820
0.250 – 0.450
0.500 – 0.740
0.345 – 1.185
0.500 – 0.740
0.247 – 0.454
0.330 – 0.700
0.500 – 0.740
0.247 – 0.454
Output
Series
Series
Series
Series
Series
Series
Series
Single
Single
Single
Single
Single
Single
Type
V
Split
Split
Split
Split
Split
Split
Split
Split
OD
www.xilinx.com
Table 10: Supported DCI I/O Standards (Continued)
Logic Resources
IOB blocks include six storage elements, as shown in
Figure
Each storage element can be configured either as an
edge-triggered D-type flip-flop or as a level-sensitive latch.
On the input, output, and 3-state path, one or two DDR reg-
isters can be used.
Double data rate is directly accomplished by the two regis-
ters on each path, clocked by the rising edges (or falling
edges) from two different clock nets. The two clock signals
are generated by the DCM and must be 180 degrees out of
phase, as shown in
and 3-state data signals, each being alternately clocked out.
Notes:
1.
2.
3.
4.
LVDS_25_DCI
LVDSEXT_25_DCI
I/O Standard
LVDCI_XX is LVCMOS output controlled impedance buffers,
matching all or half of the reference resistors.
These are SSTL compatible.
SSTL18_I is not a JEDEC-supported standard.
N/R = no requirement.
19.
OCK2
OCK2
OCK1
OCK1
Reg
Reg
Reg
Reg
Figure 19: Virtex-II Pro IOB Block
DDR mux
DDR mux
3-State
Output
Figure
Output
V
2.5
2.5
CCO
20. There are two input, output,
IOB
Input
V
2.5
2.5
CCO
Input
V
N/R
N/R
REF
ICK1
ICK2
Reg
Reg
Input
PAD
DS031_29_100900
Termination
Module 2 of 4
Type
Split
Split
25

Related parts for XC2VP7-5FF672C