S912XET256J2VAGR Freescale Semiconductor, S912XET256J2VAGR Datasheet - Page 126

no-image

S912XET256J2VAGR

Manufacturer Part Number
S912XET256J2VAGR
Description
16-bit Microcontrollers - MCU Watchdog OSC/Timer -40 C to + 105 C HCS12X MCU SPI
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET256J2VAGR

Core
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
256 KB
Data Ram Size
16 KB
On-chip Adc
Yes
Package / Case
LQFP
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
24
Interface Type
CAN, SCI, SPI
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
119
Number Of Timers
25
Program Memory Type
Flash
Supply Voltage - Max
1.98 V, 2.9 V, 5.5 V
Supply Voltage - Min
1.72 V, 2.7 V, 3.13 V
1. Read: Anytime.
1. Read: Anytime.
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.30
2.3.31
126
Address 0x0249
Address 0x024A
Write:Never, writes to this register have no effect.
Write: Anytime.
Field
Field
PTIS
PTS
PTS
Reset
Reset
7-0
1
0
W
W
R
R
Port S general purpose input/output data—Data Register
Port S pin 3 is associated with the TXD signal of the SCI0 module.
When not used with the alternative function, this pin can be used as general purpose I/O.
If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the
buffered pin input state is read.
Port S general purpose input/output data—Data Register
Port S bits 2 is associated with the RXD signal of the SCI0 module.
When not used with the alternative function, this pin can be used as general purpose I/O.
If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the
buffered pin input state is read.
Port S input data—
This register always reads back the buffered state of the associated pins. This can also be used to detect overload
or short circuit conditions on output pins.
DDRS7
PTIS7
Port S Input Register (PTIS)
Port S Data Direction Register (DDRS)
u
0
7
7
= Unimplemented or Reserved
DDRS6
PTIS6
Table 2-26. PTS Register Field Descriptions (continued)
u
0
6
6
Figure 2-29. Port S Data Direction Register (DDRS)
Table 2-27. PTIS Register Field Descriptions
MC9S12XE-Family Reference Manual Rev. 1.25
Figure 2-28. Port S Input Register (PTIS)
DDRS5
PTIS5
u
0
5
5
DDRS4
PTIS4
u
0
4
4
Description
Description
u = Unaffected by reset
DDRS3
PTIS3
3
u
3
0
DDRS2
PTIS2
u
0
2
2
Access: User read/write
Freescale Semiconductor
DDRS1
PTIS1
u
0
1
1
Access: User read
DDRS0
PTIS0
u
0
0
0
(1)
(1)

Related parts for S912XET256J2VAGR