MC68332GCEH20 Freescale Semiconductor, MC68332GCEH20 Datasheet - Page 57

IC MCU 32BIT 20MHZ 132-PQFP

MC68332GCEH20

Manufacturer Part Number
MC68332GCEH20
Description
IC MCU 32BIT 20MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68332GCEH20

Core Processor
CPU32
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
15
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Controller Family/series
68K
No. Of I/o's
15
Ram Memory Size
2KB
Cpu Speed
20MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
Digital Ic Case Style
PQFP
Rohs Compliant
Yes
Data Bus Width
32 bit
Data Ram Size
2 KB
Interface Type
QSPI, SCI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
15
Number Of Timers
16
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68332GCEH20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68332GCEH20
Manufacturer:
FREESCALE
Quantity:
20 000
4.4 External Bus Interface
MC68332
USER’S MANUAL
The external bus interface (EBI) transfers information between the internal MCU bus
and external devices. Figure 4-7 shows a basic system with external memory and pe-
ripherals.
The external bus has 24 address lines and 16 data lines. The EBI provides dynamic
sizing between 8-bit and 16-bit data accesses. It supports byte, word, and long-word
transfers. Ports are accessed through the use of asynchronous cycles controlled by
the data transfer (SIZ1 and SIZ0) and data size acknowledge pins (DSACK1 and
DSACK0). Multiple bus cycles may be required for a transfer to or from an 8-bit port.
The maximum number of bits transferred during an access is referred to as port width.
Widths of eight and sixteen bits can be accessed by asynchronous bus cycles con-
trolled by the data size (SIZ[1:0]) and the data and size acknowledge (DSACK[1:0])
signals. Multiple bus cycles may be required for a dynamically-sized transfer.
To add flexibility and minimize the necessity for external logic, MCU chip-select logic
can be synchronized with EBI transfers. Refer to 4.8 Chip Selects for more informa-
tion.
1. Can be decoded to provide additional address space.
2. Varies depending upon peripheral memory size.
ADDR[23:0]
DATA[15:0]
MCU
CSBOOT
Freescale Semiconductor, Inc.
CLKOUT
DSACK
For More Information On This Product,
CS3
R/W
CS5
FC
IRQ
SIZ
AS
DS
Figure 4-7 MCU Basic System
1
SYSTEM INTEGRATION MODULE
Go to: www.freescale.com
SIZ
CLK
AS
DSACK
DS
CS
IACK
IRQ
ADDR[15:0]
DATA[15:0]
ADDR[23:0]
DATA[15:8]
CS
R/W
ADDR[23:0]
DATA[7:0]
CS
R/W
PERIPHERAL
ASYNC BUS
MEMORY
MEMORY
2
2
2
32 EXAMPLE SYS BLOCK
4-17

Related parts for MC68332GCEH20