EP4CE55F23C8 Altera, EP4CE55F23C8 Datasheet - Page 284

no-image

EP4CE55F23C8

Manufacturer Part Number
EP4CE55F23C8
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C8

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4CE55F23C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8L
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP4CE55F23C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE55F23C8N
0
1–4
Transmitter Channel Datapath
TX Phase Compensation FIFO
Byte Serializer
Cyclone IV Device Handbook, Volume 2
f
1
The transceiver channel interfaces through the PIPE when configured for PCIe
protocol implementation. The PIPE is compliant with version 2.00 of the
for the PCI Express Architecture
The following sections describe the Cyclone IV GX transmitter channel datapath
architecture as shown in
The TX phase compensation FIFO compensates for the phase difference between the
low-speed parallel clock and the FPGA fabric interface clock, when interfacing the
transmitter channel to the FPGA fabric (directly or through the PIPE and
PCIe hard IP). The FIFO is four words deep, with latency between two to three
parallel clock cycles.
diagram.
Figure 1–4. TX Phase Compensation FIFO Block Diagram
Note to
(1) The x refers to the supported 8-, 10-, 16-, or 20-bits transceiver channel width.
The FIFO can operate in registered mode, contributing to only one parallel clock cycle
of latency in Deterministic Latency functional mode. For more information, refer to
“Deterministic Latency Mode” on page
For more information about FIFO clocking, refer to
Interface Clocking” on page
The byte serializer divides the input datapath width by two to allow transmitter
channel operation at higher data rates while meeting the maximum FPGA fabric
frequency limit. This module is required in configurations that exceed the maximum
FPGA fabric-transceiver interface clock frequency limit and optional in configurations
that do not.
Figure
TX Phase Compensation FIFO
Byte Serializer
8B/10B Encoder
Serializer
Transmitter Output Buffer
tx_datain[x..0] (1)
1–4:
Figure 1–4
Figure
1–39.
specification.
1–3:
shows the TX phase compensation FIFO block
wr_clk
Compensation
TX Phase
1–68.
FIFO
rd_clk
Chapter 1: Cyclone IV Transceivers Architecture
“FPGA Fabric-Transceiver
or the 8B/10B encoder
tx_phase_comp_fifo_error
the byte serializer
© December 2010 Altera Corporation
Data output to
Transmitter Channel Datapath
PHY Interface

Related parts for EP4CE55F23C8