EP4CE55F23C8 Altera, EP4CE55F23C8 Datasheet - Page 334

no-image

EP4CE55F23C8

Manufacturer Part Number
EP4CE55F23C8
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C8

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4CE55F23C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8L
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP4CE55F23C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE55F23C8N
0
1–54
GIGE Mode
Cyclone IV Device Handbook, Volume 2
1
Figure 1–53. Compliance Pattern Transmission Support in PCI Express (PIPE) Mode
Reset Requirement
Cyclone IV GX devices meets the PCIe reset time requirement from device power up
to the link active state with the configuration schemes listed in
Table 1–18. Electrical Idle Inference Conditions
GIGE mode provides the transceiver channel datapath configuration for GbE
(specifically the 1000 Base-X physical layer device (PHY) standard) protocol
implementation. The Cyclone IV GX transceiver provides the PMA and the following
PCS functions as defined in the IEEE 802.3 specification for 1000 Base-X PHY:
Cyclone IV GX transceivers do not have built-in support for some PCS functions such
as auto-negotiation state machine, collision-detect, and carrier-sense. If required, you
must implement these functions in a user logic or external circuits.
Note to
(1) EP4CGX30 device in F484 package fulfills the PCIe reset time requirement using FPP configuration scheme with
8B/10B encoding and decoding
synchronization
upstream transmitter and local receiver clock frequency compensation (rate
matching)
configuration time of 41 ms.
EP4CGX30
EP4CGX110
EP4CGX150
EP4CGX15
EP4CGX22
EP4CGX50
EP4CGX75
Table
Device
tx_forcedispcompliance
1–18:
tx_ctrldetect[1..0]
(1)
tx_datain[15..0]
Fast passive parallel (FPP)
Configuration Scheme
Passive serial (PS)
/K28.5/D21.5/
B5BC
FPP
FPP
FPP
PS
PS
/K28.5/D10.2/
4ABC
Chapter 1: Cyclone IV Transceivers Architecture
01
/K28.5/D21.5/
B5BC
Configuration Time (ms)
© December 2010 Altera Corporation
Table
/K28.5/D10.2/
Transceiver Functional Modes
51
92
92
41
41
70
70
4ABC
1–17.

Related parts for EP4CE55F23C8