EP4CE55F23C8 Altera, EP4CE55F23C8 Datasheet - Page 327

no-image

EP4CE55F23C8

Manufacturer Part Number
EP4CE55F23C8
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C8

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4CE55F23C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8L
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP4CE55F23C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE55F23C8N
0
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Functional Modes
© December 2010 Altera Corporation
1
1
SATA
SATA is a computer bus standard that transfers data between the motherboard and
mass storage devices inside and outside the computer. Cyclone IV GX transceiver in
Basic mode supports SATA 1.0 implementation at 1.5 Gbps, and SATA 2.0
implementation at 3.0 Gbps. The following are the options offered in Basic mode that
fulfills SATA protocol implementation:
Clock rate compensation function must be implemented in the user logic as the
receiver rate match FIFO in the PCS compensates up to ±300 PPM between the
upstream transmitter and local receiver clocks. With SSC, the SATA specification
requires clock rate compensation that works up to +350 to -5350 PPM.
V-by-One
V-by-One is a serial interface standard developed to support the higher frame rates
and the higher resolutions required by next-generation flat-panel display.
Cyclone IV GX transceiver in Basic mode supports V-by-One implementation at
3.0 Gbps. Asynchronous SSC with wider spread is supported for receiver in
EP4CGX30 (F484 package), EP4CGX50, and EP4CGX75 devices with CDR in manual
lock mode.
Packer and unpacker, scrambling and descrambling, and clock rate compensation
functions must be implemented in the user logics.
Display Port
Display Port is a digital display interface standard that defines the digital
audio/video interconnect, intended to be used primarily between a computer and its
display monitor, or a computer and a home-theater system. Cyclone IV GX
transceiver in Basic mode supports physical layer implementation of the Display Port
protocol, specification revision of 1.1a. Display Port protocol implementation is
supported in ×1, ×2, and ×4 lanes configuration, at both data rate of 1.62 Gbps and
2.7 Gbps. Asynchronous SSC with wider spread is supported for receiver in
EP4CGX30 (F484 package), EP4CGX50, and EP4CGX75 devices with CDR in manual
lock mode.
Asynchronous SSC support for 0.5% down-spread with 30 kHz - 33 kHz
modulation
Out-of-Band (OOB) signaling support
Supported for receiver in EP4CGX30 (F484 package), EP4CGX50, and
EP4CGX75 devices with CDR in manual lock mode
Supported with putting transmitter in electrical idle state by tri-stating the
output buffer, and receiver signal detection for detecting OOB signals.
Cyclone IV Device Handbook, Volume 2
1–47

Related parts for EP4CE55F23C8