EP4CE55F23C8 Altera, EP4CE55F23C8 Datasheet - Page 351

no-image

EP4CE55F23C8

Manufacturer Part Number
EP4CE55F23C8
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C8

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
Quantity:
784
Part Number:
EP4CE55F23C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8L
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP4CE55F23C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
0
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP4CE55F23C8N
0
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Functional Modes
SDI Mode
Table 1–24. Supported SDI Data Rates
Figure 1–68. Transceiver Channel Datapath and Clocking when Configured in SDI Mode
Note to
(1) High-speed recovered clock.
© December 2010 Altera Corporation
Note to
(1) Society of Motion Picture and Television Engineers (SMPTE).
Standard
Fabric
FPGA
tx_clkout
rx_clkout
SMPTE
292M
424M
Figure 1–68
Table
(1)
1–24:
1
:
Third-generation (3G)
High definition (HD)
Configuration
SDI mode provides the non-bonded (×1) transceiver channel datapath configuration
for HD- and 3G-SDI protocol implementations.
Cyclone IV GX transceivers configured in SDI mode provides the serialization and
deserialization functions that supports the SDI data rates as listed in
SDI functions such as scrambling/de-scrambling, framing, and cyclic redundancy
check (CRC) must be implemented in the user logic.
Figure 1–68
SDI mode.
Phase
Comp
FIFO
Rx
shows the transceiver channel datapath and clocking when configured in
wr_clk
Tx Phase
Comp
FIFO
rd_clk
Data Rate (Mbps)
Order-
Byte
ing
1483.5
1485
2967
2970
serializer
/2
Byte
De-
wr_clk
Byte Serializer
/2
Transmitter Channel PCS
Decoder
8B/10B
rd_clk
Receiver Channel PCS
Transceiver Width
FPGA Fabric-to-
Match
FIFO
20-bit
10-bit
20-bit
10-bit
20-bit
Rate
8B/10B Encoder
Deskew
FIFO
Cyclone IV Device Handbook, Volume 2
Byte SERDES Usage
Aligner
Word
Table
Not used
Not used
Used
Used
Used
low-speed recovered clock
Deserial-
1–24.
Transmitter Channel PMA
Receiver Channel PMA
izer
Serializer
(1)
1–71
CDR
low-speed clock
high-speed
clock
CDR clock

Related parts for EP4CE55F23C8