ISP1761ET NXP Semiconductors, ISP1761ET Datasheet - Page 86

no-image

ISP1761ET

Manufacturer Part Number
ISP1761ET
Description
USB Interface IC USB 2.0 HS OTG HOST
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1761ET

Operating Supply Voltage
1.65 V to 3.6 V
Lead Free Status / Rohs Status
 Details
Other names
ISP1761ET,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761ET
Manufacturer:
NXP
Quantity:
853
Part Number:
ISP1761ET
Manufacturer:
ST
0
Part Number:
ISP1761ET
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
ISP1761ET-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761ETGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761ETUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1761_4
Product data sheet
9.3.1 B-device initiating SRP
9.3.2 A-device responding to SRP
9.3 Session Request Protocol (SRP)
peripheral, and the A-device assumes the role of a host. The A-device detects that the
B-device can support HNP by getting the OTG descriptor from the B-device. The A-device
will then enable the HNP hand-off by using SetFeature (b_hnp_enable) and then go into
the suspend state. The B-device signals claiming the host role by de-asserting its pull-up
resistor. The A-device acknowledges by going into the peripheral state. The B-device then
assumes the role of a host and communicates with the A-device as long as it wishes.
When the B-device finishes communicating with the A-device, both the devices finally go
into the idle state. See
As a dual-role device, the ISP1761 can initiate and respond to SRP. The B-device initiates
SRP by data line pulsing, followed by V
line pulsing or V
The ISP1761 can initiate SRP by performing the following steps:
The B-device must complete both data line pulsing and V
The A-device must be able to respond to one of the two SRP events: data line pulsing or
V
means that the peripheral-only device must initiate data line pulsing through DP. A
dual-role device will always initiate data line pulsing through DP.
To enable the SRP detection through the V
OTG Interrupt Enable Fall and OTG Interrupt Enable Rise registers.
To enable the SRP detection through the DP pulsing, set DP_SRP (bit 2) in the OTG
Interrupt Enable Rise register.
1. Detect initial conditions [read B_SESS_END and B_SE0_SRP (bits 7 and 8) of the
2. Start data line pulsing [set DP_PULLUP (bit 0) of the OTG Control (set) register to
3. Wait for 5 ms to 10 ms.
4. Stop data line pulsing [set DP_PULLUP (bit 0) of the OTG Control (clear) register to
5. Start V
6. Wait for 10 ms to 20 ms.
7. Stop V
8. Discharge V
BUS
OTG Status register].
logic 1].
logic 0].
logic 1].
logic 0].
Control (set) register], optional.
pulsing. When data line pulsing is used, the ISP1761 can detect DP pulsing. This
BUS
BUS
pulsing [set VBUS_CHRG (bit 6) of the OTG Control (clear) register to
pulsing [set VBUS_CHRG (bit 6) of the OTG Control (set) register to
BUS
BUS
pulsing.
for about 30 ms [by using VBUS_DISCHRG (bit 5) of the OTG
Figure 15
Rev. 04 — 5 March 2007
and
Figure
BUS
BUS
pulsing. The A-device can detect either data
16.
pulsing, set A_B_SESS_VLD (bit 1) in the
BUS
Hi-Speed USB OTG controller
pulsing within 100 ms.
© NXP B.V. 2007. All rights reserved.
ISP1761
86 of 163

Related parts for ISP1761ET