MC9S12NE64CPV Freescale Semiconductor, MC9S12NE64CPV Datasheet - Page 339

IC MCU 25MHZ ETHERNT/PHY 112LQFP

MC9S12NE64CPV

Manufacturer Part Number
MC9S12NE64CPV
Description
IC MCU 25MHZ ETHERNT/PHY 112LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12NE64CPV

Mfg Application Notes
MC9S12NE64 Integrated Ethernet Controller Implementing an Ethernet Interface with the MC9S12NE64 Web Server Development with MC9S12NE64 and Open TCP
Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
EBI/EMI, Ethernet, I²C, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
70
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.375 V ~ 3.465 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Data Bus Width
16 bit
Data Ram Size
8 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
70
Number Of Timers
16 bit
Operating Supply Voltage
- 0.3 V to + 3 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 65 C
On-chip Adc
10 bit
For Use With
EVB9S12NE64E - BOARD EVAL FOR 9S12NE64DEMO9S12NE64E - DEMO BOARD FOR 9S12NE64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12NE64CPV
Manufacturer:
RENESAS
Quantity:
21 000
Part Number:
MC9S12NE64CPV
Manufacturer:
FREESCAL
Quantity:
455
Part Number:
MC9S12NE64CPV
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12NE64CPVE
Manufacturer:
ST
Quantity:
445
Part Number:
MC9S12NE64CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.4.3.2 Deferring
In half-duplex mode, if there is a carrier (the network is busy), the network node continues to listen until
the carrier ceases (network is idle). This is known as deferring to the passing traffic. As soon as the network
becomes idle (which includes waiting for the interframe gap interval), the network node may begin
transmitting a frame. The transmitter waits for the carrier sense to be negated for 60 bit times and then
begins transmit after another 36 bit times.
11.4.3.3 Collision Detection and Backoff
The collision detection and backoff feature is a normal part of the operation of Ethernet 802.3 MAC
protocol, and results in fast and automatic rescheduling of transmissions. This feature enables independent
network nodes to compete for network access in a fair manner. It provides a way for network nodes to
automatically adjust their behavior in response to the load of the network.
11.4.3.3.1
The collision window period is set to 64 byte times (512 bit times) starting after the SFD. If a collision
occurs within the collision window period, the retry process is initiated. If a late collision occurs (that is,
a collision after the collision window period), no retransmission is performed, the LCIF bit sets to 1, the
transmit retry counter is cleared, and transmission is aborted. If not masked (LCIE is set), the EMAC
generates a late collision interrupt. Due to latency associated with synchronizing the MII_COL signal,
assertions in the last three MII_TXCLK cycles of a normally completed transmission (during the FCS) are
ignored and a collision event is not recognized.
11.4.3.3.2
If a collision is detected anytime during transmission, the EMAC transmitter continues to transmit 32 bits
of data (called the collision enforcement jam signal) so that other devices on the Ethernet network,
including the offending transmitter, can detect the collision. If the collision is detected very early in the
frame transmission, the EMAC transmitter continues sending until it has completed the preamble of the
frame, after which it sends the 32 bits of jam data. If the collision is detected during the FCS, up to and
including the transfer of the last nibble of FCS data, the 32 bit jam is still sent.
11.4.3.3.3
After a collision occurs within the collision window period, the delay time that the EMAC transmitter
waits before attempting to retransmit the frame data is set at a multiple of the 512-bit Ethernet slot time.
The amount of total backoff delay is calculated by multiplying the slot time by a pseudo-randomly chosen
integer.
The backoff algorithm uses the following formula to determine the integer r, which is used to multiply the
slot time and generate a backoff delay.
Freescale Semiconductor
Collision Window
Jam Period
Backoff Generator
MC9S12NE64 Data Sheet, Rev. 1.1
0 r
<
2
k
Functional Description
339

Related parts for MC9S12NE64CPV