UPD78F0537DGA(T)-9EV-A NEC, UPD78F0537DGA(T)-9EV-A Datasheet - Page 217

no-image

UPD78F0537DGA(T)-9EV-A

Manufacturer Part Number
UPD78F0537DGA(T)-9EV-A
Description
8BIT MCU, 128K FLASH, 7KB RAM, SMD
Manufacturer
NEC
Datasheet

Specifications of UPD78F0537DGA(T)-9EV-A

Controller Family/series
UPD78
No. Of I/o's
55
Ram Memory Size
7KB
Cpu Speed
20MHz
No. Of Timers
8
No. Of Pwm
RoHS Compliant
Core Size
8bit
Program Memory Size
128KB
Oscillator Type
External, Internal
Figure 7-35. Example of Register Settings in Clear & Start Mode Entered by TI00n Pin Valid Edge Input (1/2)
(a) 16-bit timer mode control register 0n (TMC0n)
(b) Capture/compare control register 0n (CRC0n)
(c) 16-bit timer output control register 0n (TOC0n)
Note The timer output (TO0n) cannot be used when detecting the valid edge of the TI01n pin is used.
Remark n = 0:
0
0
0
n = 0, 1:
OSPT0n
0
0
0
µ
µ
OSPE0n
PD78F0531, 78F0532, 78F0533
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D
0
0
0
CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01
TOC0n4
0
0
0/1
TMC0n3 TMC0n2 TMC0n1
LVS0n
1
0
User’s Manual U17260EJ6V0UD
0/1
CRC0n2 CRC0n1 CRC0n0
0/1
LVR0n
0
0/1
TOC0n1
0/1
0/1
0/1
OVF0n
0/1
0
TOE0n
0/1
0: Inverts TO0n output on match
1: Inverts TO0n output on match
Clears and starts at valid
edge input of TI00n pin.
0: CR00n used as compare register
1: CR00n used as capture register
0: TI01n pin is used as capture
1: Reverse phase of TI00n pin is
0: CR01n used as compare register
1: CR01n used as capture register
0: Disables TO0n output
1: Enables TO0n output
Specifies initial value of
TO0n output F/F
00: Does not invert TO0n output on match
01: Inverts TO0n output on match between
10: Inverts TO0n output on match between
11: Inverts TO0n output on match between
between TM0n and CR00n/CR01n.
between TM0n and CR00n/CR01n
and valid edge of TI00n pin.
trigger of CR00n.
used as capture trigger of CR00n.
between TM0n and CR00n/CR01n.
TM0n and CR00n.
TM0n and CR01n.
TM0n and CR00n/CR01n.
Note
217

Related parts for UPD78F0537DGA(T)-9EV-A