C8051F020DK Silicon Laboratories Inc, C8051F020DK Datasheet - Page 128

DEV KIT FOR F020/F021/F022/F023

C8051F020DK

Manufacturer Part Number
C8051F020DK
Description
DEV KIT FOR F020/F021/F022/F023
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F020DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F02x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F020
Silicon Family Name
C8051F02x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
Silicon Laboratories C8051 F020/021/022/023
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1200

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F020DK
Manufacturer:
SiliconL
Quantity:
10
C8051F020/1/2/3
13.1. Power-on Reset
The C8051F020/1/2/3 family incorporates a power supply monitor that holds the MCU in the reset state until VDD
rises above the V
trical Characteristics of the power supply monitor circuit. The /RST pin is asserted low until the end of the 100 ms
VDD Monitor timeout in order to allow the VDD supply to stabilize.
On exit from a power-on reset, the PORSF flag (RSTSRC.1) is set by hardware to logic 1. All of the other reset flags
in the RSTSRC Register are indeterminate. PORSF is cleared by all other resets. Since all resets cause program exe-
cution to begin at the same location (0x0000), software can read the PORSF flag to determine if a power-up was the
cause of reset. The contents of internal data memory should be assumed to be undefined after a power-on reset.
The VDD monitor function is enabled by tying the MONEN pin directly to VDD. This is the recommended
configuration for the MONEN pin.
.
13.2. Power-fail Reset
When a power-down transition or power irregularity causes VDD to drop below V
drive the /RST pin low and return the CIP-51 to the reset state. When VDD returns to a level above VRST, the CIP-51
will leave the reset state in the same manner as that for the power-on reset (see Figure 13.2). Note that even though
internal data memory contents are not altered by the power-fail reset, it is impossible to determine if VDD dropped
below the level required for data retention. If the PORSF flag is set to logic 1, the data may no longer be valid.
128
Logic HIGH
Logic LOW
2.70
2.55
RST
2.0
1.0
level during power-up. See Figure 13.2 for timing diagram, and refer to Table 13.1 for the Elec-
/RST
V
RST
Figure 13.2. Reset Timing
Power-On Reset
100ms
Rev. 1.4
VDD Monitor Reset
RST
, the power supply monitor will
100ms
t

Related parts for C8051F020DK