MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 590

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Security Engine (SEC) 3.0
Table 10-75
10.7.8.7
The RNGU end of message register (shown in
start the RNGU. A write of any value to this register causes the RNGU to begin to produce random
numbers in the FIFO.
10-160
Address 0x3_A050
Offset 0x3_A038
Reset
Reset
52–55
58–61
0–50
W
Bits
R
51
56
57
62
63
W
R
0
0
describes RNGU interrupt status register fields.
RNGU End of Message Register
Name
OFU
ME
AE
IE
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 10-75. RNGU Interrupt Mask Register Field Descriptions
Reserved
Internal Error. An internal processing error was detected while generating random
numbers. This error is no longer maskable and can only be cleared by setting one of the
reset bits in the Reset Control Register
0 Internal error enabled
1 Internal error disabled
Reserved
Mode Error. An illegal value was detected in the mode register.
0 Mode error enabled
1 Mode error disabled
Address Error. An illegal read or write address was detected within the RNGU address
space.
0 Address error enabled
1 Address error disabled
Reserved
Output FIFO Underflow. RNGU Output FIFO was read while empty.
0 Output FIFO underflow error enabled
1 Output FIFO underflow error disabled
Reserved
Figure 10-109. RNGU End of Message Register
Figure 10-108. RNGU Interrupt Mask Register
Figure
All zeros
All zeros
20-192) is a write-only register that can be used to
Description
50
IE
51 52
55
ME
56
Freescale Semiconductor
AE
57
Access: Write only
Access: Read only
58
61
OFU
62
63
63

Related parts for MPC8536E-ANDROID