MPC8536E-ANDROID Freescale Semiconductor, MPC8536E-ANDROID Datasheet - Page 897

no-image

MPC8536E-ANDROID

Manufacturer Part Number
MPC8536E-ANDROID
Description
HARDWARE/SOFTWARE ANDROID OS
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr

Specifications of MPC8536E-ANDROID

Contents
Board
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
connection with a PHY. The RGMII is implemented as defined by the RGMII specification Version 1.2a
9/22/00.
14.6.1.5
This section describes the ten-bit interface (TBI) intended to be used between the PHYs and the eTSEC to
implement a standard SerDes interface for optical-fiber devices in 1000BASE-SX/LX applications.
Figure 14-136
module connection with a PHY. RBC0 and RBC1 are differential 62.5 MHz receive clocks. If not
connected to the TBI PHY, the Signal Detect (SDET) input must be tied high. This causes the eTSEC to
begin auto negotiation with the SERDES immediately upon the TBI module being enabled.
Freescale Semiconductor
1
The management signals (MDC and MDIO) are common to all of the gigabit Ethernet controllers module
connections in the system, assuming that each PHY has a different management address.
eTSEC
Ten-Bit Interface (TBI)
depicts the basic components of the TBI including the signals required to establish eTSEC
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Transmit Data (TSECn_TXD[3:0]/TSECn_TXD[7:4])
Receive Data (TSECn_RXD[3:0]/TSECn_RXD[7:4])
Transmit Control (TX_EN/f(TX_EN,TX_ER))
Receive Control (RX_DV/f(RX_DV,RX_ER))
Gigabit Transmit Clock (TSEC n _GTX_CLK)
Gigabit Reference Clock (GTX_CLK125)
Figure 14-135. eTSEC-RGMII Connection
Receive Clock (TSEC n _RX_CLK)
Management Data Clock
Management Data I/O
1
1
(MDIO)
(MDC)
Enhanced Three-Speed Ethernet Controllers
Ethernet
Gigabit
PHY
Medium
14-149

Related parts for MPC8536E-ANDROID