TMP86FH46ANG(Z) Toshiba, TMP86FH46ANG(Z) Datasheet - Page 43

IC MCU 8BIT FLASH 16KB 42-SDIP

TMP86FH46ANG(Z)

Manufacturer Part Number
TMP86FH46ANG(Z)
Description
IC MCU 8BIT FLASH 16KB 42-SDIP
Manufacturer
Toshiba
Series
TLCS-870/Cr
Datasheet

Specifications of TMP86FH46ANG(Z)

Core Processor
870/C
Core Size
8-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
LED, PWM, WDT
Number Of I /o
33
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
42-SDIP (0.600", 15.24mm)
Processor Series
TLCS-870
Core
870/C
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SIO, UART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
33
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Development Tools By Supplier
BMSKTOPAS86FH47(AND), BM1040R0A, BMP86A100010A, BMP86A100010B, BMP86A200010B, BMP86A200020A, BMP86A300010A, BMP86A300020A, BMP86A300030A, SW89CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
For Use With
BM1401W0A-G - FLASH WRITER ON-BOARD PROGRAMTMP86C909XB - EMULATION CHIP FOR TMP86F SDIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
TMP86FH46ANGZ
2.3 Reset Circuit
2.3.1 External Reset Input
a watchdog timer reset and a system clock reset. Of these reset, the address trap reset, the watchdog timer and the
system clock reset are a malfunction reset. When the malfunction reset request is detected, reset occurs during the
maximum 24/fc[s] (The
ized when power is turned on. Therefore, reset may occur during maximum 24/fc[s] (1.5µs at 16.0 MHz) when
power is turned on.
The TMP86FH46ANG has four types of reset generation procedures: An external reset input, an address trap reset,
The malfunction reset circuit such as watchdog timer reset, address trap reset and system clock reset is not initial-
Table 2-3 shows on-chip hardware initialization by reset action.
Table 2-3 Initializing Internal Status by Reset Action
Program counter
Stack pointer
General-purpose registers
Jump status flag
Zero flag
Carry flag
Half carry flag
Sign flag
Overflow flag
Interrupt master enable flag
Interrupt individual enable flags
Interrupt latches
RESET
age within the operating voltage range and oscillation stable, a reset is applied and the internal state is initial-
ized.
vector address stored at addresses FFFEH to FFFFH.
(W, A, B, C, D, E, H, L, IX, IY)
The
When the
When the
RESET
On-chip Hardware
VDD
RESET
RESET
pin contains a Schmitt trigger (Hysteresis) with an internal pull-up resistor.
RESET
RESET
pin is held at “L” level for at least 3 machine cycles (12/fc [s]) with the power supply volt-
pin input goes high, the reset operation is released and the program execution starts at the
pin outputs "L" level during maximum 24/fc[s] (1.5µs at 16.0MHz).
(IMF)
(PC)
(SP)
(CF)
(HF)
(SF)
(VF)
(EF)
(ZF)
pin outputs "L" level).
(JF)
(IL)
Internal reset
Figure 2-15 Reset Circuit
Not initialized
Not initialized
Not initialized
Not initialized
Not initialized
Not initialized
Not initialized
Not initialized
Initial Value
(FFFEH)
0
0
0
reset output
Malfunction
circuit
Page 29
Prescaler and divider of timing generator
Watchdog timer
Output latches of I/O ports
Control registers
RAM
On-chip Hardware
Watchdog timer reset
System clock reset
Address trap reset
Refer to I/O port circuitry
Refer to each of control
register
Not initialized
Initial Value
Enable
0
TMP86FH46ANG

Related parts for TMP86FH46ANG(Z)