UPD70F3737GF-GAS-AX Renesas Electronics America, UPD70F3737GF-GAS-AX Datasheet - Page 609

no-image

UPD70F3737GF-GAS-AX

Manufacturer Part Number
UPD70F3737GF-GAS-AX
Description
MCU 32BIT V850ES/JX3-L 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3737GF-GAS-AX

Core Processor
RISC
Core Size
32-Bit
Speed
20MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
84
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3737GF-GAS-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
17.6.4 UART reception
(UC0PWR = 0) or clear both the transmission enable bit and reception enable bit (UC0TXE = 0 and UC0RXE = 0)
beforehand.
of data input to RXDC0 is started. If the data is low level half a bit after detection of the falling edge (indicated by
Figure 17-9), it is recognized as a start bit. When the start bit has been recognized, reception is started, and serial
data is sequentially stored in the receive shift register at the specified baud rate. When the stop bit has been received,
the reception complete interrupt request signal (INTUC0R) is generated and, at the same time, the data stored in the
receive shift register is transferred to the receive data register (UC0RX).
On the other hand, even if a parity error (UC0PE = 1) or framing error (UC0FE = 1) occurs, reception continues and
the receive data is transferred to the UC0RX register. No matter which reception error has occurred, the INTUC0R
interrupt is generated after reception is complete.
First, enable reception by executing the following operations and monitor the RXDC0 input to detect the start bit.
• Specify the operating clock by using UARTC control register 1 (UC0CTL1).
• Specify the baud rate by using UARTC control register 2 (UC0CTL2).
• Specify the output logic level by using UARTC option control register 0 (UC0OPT0).
• Specify the communication direction, parity, data character length, and stop bit length by using UARTC control
• Set the power bit and reception enable bit (UC0PWR = 1 and UC0RXE = 1).
To change the communication direction, parity, data character length, and/or stop bit length, clear the power bit
The level input to the RXDC0 pin is sampled by using the operating clock. If the falling edge is detected, sampling
If an overrun error occurs (UC0OVE = 1), however, the receive data is not transferred to UC0RX, but is discarded.
register 0 (UC0CTL0).
CHAPTER 17 ASYNCHRONOUS SERIAL INTERFACE C (UARTC) (
RXDC0
INTUC0R
UC0RX
Start
bit
D0
Figure 17-7. UART Reception
D1
User’s Manual U18953EJ5V0UD
D2
D3
D4
D5
D6
D7
PD70F3792, 70F3793)
Parity
bit
Stop
bit
607
in

Related parts for UPD70F3737GF-GAS-AX