MC68030CRC33C Freescale Semiconductor, MC68030CRC33C Datasheet - Page 318

no-image

MC68030CRC33C

Manufacturer Part Number
MC68030CRC33C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68030CRC33C

Processor Type
M680x0 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
33MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
128
Package Type
PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
9 . 4 A D D R E S S T R A N S L A T I O N
MOTOROLA
the FC BASE is set to $2, and the FC MASK is set to $0. To transparently
translate supervisor data read accesses of addresses $00000000-$0FFFFFFF,
the LOGICAL BASE ADDRESS field is set to $0X, the LOGICAL ADDRESS
tection can be implemented as required.
specified by a TTx register and the cache inhibit bit in that TTx register is
caching of data associated with this address. The signal is available to ex-
ternal caches for the same purpose.
translated. If both registers match, the CI bits are ORed together to generate
the CLOUT signal.
Transparent translation can also be implemented by the translation tables
the logical addresses.
parent mapping can be specified. For instance, to transparently translate user
program space with a TTx register, the RWM bit of the register is set to 1,
BASE is set to $5, and the FC MASK field is set to $0. Since only read cycles
are specified by the TTx register for this example, write accesses for this
address range can be translated with the translation tables and write pro-
Each TTx register can specify that the contents of logical addresses in its
block should not be stored in either an internal or external cache. The cache
inhibit out signal (CLOUT) is asserted when an address matches the address
set. CLOUT is used by the on-chip instruction and data caches to inhibit
of the translation trees if the physical addresses of pages are set equal to
The ATC is a 22-entry fully associative (content addressable) cache that con-
tains address translations in a form similar to the corresponding page de-
scriptors in memory to provide fast address translation of a recently used
The MC68030 is organized such that the translation time of the ATC is always
completely overlapped by other operations; thus, no performance penalty is
on-chip instruction and data cache accesses before an external bus cycle
By appropriately configuring a transparent translation register, flexible trans-
MASK is set to $0F, the R/W bit is set to 1, the RWM bit is set to 0, the FC
For an access, if either of these registers match, the access is transparently
logical address.
associated with ATC searches. The address translation occurs in parallel with
begins.
MC68030 USER'S MANUAL
C A C H E
9-17
9

Related parts for MC68030CRC33C