D13007VX13V Renesas Electronics America, D13007VX13V Datasheet - Page 273

MCU 3V 0K 100-TQFP

D13007VX13V

Manufacturer Part Number
D13007VX13V
Description
MCU 3V 0K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheets

Specifications of D13007VX13V

Core Processor
H8/300H
Core Size
16-Bit
Speed
13MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
MAR bits 23 to 20 are ignored in 1-Mbyte mode.
7.6.8
When a transfer is aborted by clearing the DTE bit or suspended by an NMI that clears the DTME
bit, if this halts a channel for which the DMAC has a transfer request pending internally, a dead
cycle may occur. This dead cycle does not update the halted channel's address register or counter
value. Figure 7.27 shows an example in which an auto-requested transfer in cycle-steal mode on
channel 0 is aborted by clearing the DTE bit in channel 0.
7.6.9
When the A/D converter is set to scan mode and conversion is performed on more than one
channel, the A/D converter generates a transfer request when all conversions are completed. The
converted data is stored in the appropriate ADDR registers. Block transfer mode and full address
mode should therefore be used to transfer all the conversion results at one time.
φ
Address bus
RD
HWR, LWR
Bus Cycle when Transfer Is Aborted
Transfer Requests by A/D Converter
Figure 7.27 Bus Timing at Abort of DMA Transfer in Cycle-Steal Mode
CPU cycle
T
1
T
2
T
d
T
1
DMAC cycle
T
2
T
1
T
2
Rev.5.00 Sep. 12, 2007 Page 243 of 764
T
1
CPU cycle
DTE bit is
cleared
T
2
T
3
T
d
DMAC
cycle
T
7. DMA Controller
d
REJ09B0396-0500
T
1
CPU cycle
T
2

Related parts for D13007VX13V