TMPA901CMXBG Toshiba, TMPA901CMXBG Datasheet - Page 398

no-image

TMPA901CMXBG

Manufacturer Part Number
TMPA901CMXBG
Description
Microcontrollers (MCU) 32-bit RISC MCU 16kb ARM926EJ 16kb 200Mhz
Manufacturer
Toshiba
Datasheet

Specifications of TMPA901CMXBG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
-
Rom Type
ROMless
Ram (kbytes)
32
Number Of Pins
177
Package
BGA
Vcc
3V
Tft Lcd Controller
Y
Touchscreen Controller
Y
Usb Host Fs With Phy
Y
Usb Device Hs With Phy
Y
Sd Host Controller
-
Cmos Image Sensor Interface
-
I2s
1
Ssp (ch) Spi
1
I2mc/sio (ch)
1
Uart/sio (ch)
2
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
8
10-bit Ad Converter
4
12-bit Da Converter
-
16-bit Timer / Counter
6
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
Y
Low-power Modes
Y
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPA901CMXBG
Manufacturer:
Toshiba
Quantity:
10 000
<Serial transfer rate>
<Prescaler clock width (= noise cancellation width)>
and I2C0PRS<PRSCK[4:0]>. The prescaler clock which is divided according to
I2C0PRS<PRSCK[4:0]> is used as the reference clock for generating the serial clock. The
prescaler clock is further divided according to I2C0CR1<SCK[2:0]> and used as the serial
clock. The default setting of the prescaler clock is “divide by 1 (= PCLK)”.
Note:
Note:
0
0
0
0
1
1
1
1
<PRSCK[4:0]>, p = 1-32) and serial clock setting value “n” (2C0CR1<SCK[2:0]>, n = 0-7)
based on the operating frequency (PCLK) as follows:
Writes to these bits must be done before a start condition is generated or after a stop condition is generated.
Writes during transfer will cause unexpected operation.
prescaler setting value “p” (I2C0PRS<PRSCK[4:0]>, p = 1-32) based on the operating
frequency (PCLK) as follows:
The serial clock rate to be output from the master is set through I2C0CR1<SCK[2:0]>
The serial clock rate may not be constant due to the clock synchronization function.
SCK[2:0] = (n)
The serial clock rate (Fscl) is determined by prescaler setting value “p” (I2C0PRS
The prescaler clock width (Tprsck) (= noise cancellation width) is determined by
(= Noise cancellation width)
50 ns < Prescaler clock width Tprsck (ns)
Prescaler clock width Tprsck (ns)
Serial clock rate Fscl (kHz) =
Setting the prescaler clock width out of this range is prohibited in both master and slave modes.
frequency (PCLK) and must satisfy the following condition:
The allowed range of prescaler setting value “p” (I2C0PRS<PRSCK[4:0]>) varies depending on the operating
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0y00001 (divide by 1)
TMPA901CM- 397
144
272
528
20
24
32
48
80
0y01101 (divide by 13)
PRSCK [4:0] = (p)
p ×( 2
(Ratio to PCLK)
PCLK(MHz)
150ns
1040
1872
3536
6864
260
312
416
624
n
PCLK (MHz)
2
+16 )
1
1000
0y00000 (divide by 32)
1000
16896
1024
1536
2560
4608
8704
640
768
p
TMPA901CM
2010-07-29

Related parts for TMPA901CMXBG