ISP1582BS,557 NXP Semiconductors, ISP1582BS,557 Datasheet - Page 15

no-image

ISP1582BS,557

Manufacturer Part Number
ISP1582BS,557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1582BS,557

Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
56
Lead Free Status / RoHS Status
Compliant
ISP1582_8
Product data sheet
7.12.2 Interrupt control
7.13 V
Bit GLINTENA in the Mode register is a global interrupt enable or disable bit. The behavior
of this bit is given in
The following illustrations are only applicable for level trigger.
Event A: When an interrupt event occurs (for example, SOF interrupt) with bit GLINTENA
set to logic 0, an interrupt will not be generated at pin INT. It will, however, be registered in
the corresponding Interrupt register bit.
Event B: When bit GLINTENA is set to logic 1, pin INT is asserted because bit SOF in the
Interrupt register is already set.
Event C: If the firmware sets bit GLINTENA to logic 0, pin INT will still be asserted. The
bold line shows the desired behavior of pin INT.
Deassertion of pin INT can be achieved either by clearing all the bits in the Interrupt
register or the DMA Interrupt Reason register, depending on the event.
Remark: When clearing an interrupt event, perform write to all the bytes of the register.
For more information on interrupt control, see
Section
The V
with bit CLKAON set to logic 0 (clock off option).
To detect whether the host is connected or not, that is V
a 1 F electrolytic or tantalum capacitor must be added to damp the overshoot on plug-in.
Fig 4.
BUS
BUS
sensing
8.5.1.
Pin INT: HIGH = deassert; LOW = assert (individual interrupts are enabled).
Behavior of bit GLINTENA
pin is one of the ways to wake up the clock when the ISP1582 is suspended
INT pin
occurs, for example,
Figure
an interrupt event
(during this time,
Rev. 08 — 22 January 2009
GLINTENA = 0
SOF asserted)
4.
A
GLINTENA = 1
SOF asserted
B
Section
Hi-Speed USB peripheral controller
8.2.2,
BUS
GLINTENA = 0
SOF asserted
sensing, a 1 M resistor and
Section 8.2.5
C
004aaa394
© ST-NXP Wireless 2009. All rights reserved.
ISP1582
and
14 of 67

Related parts for ISP1582BS,557