MT29F4G08ABADAWP:D Micron Technology Inc, MT29F4G08ABADAWP:D Datasheet - Page 6

no-image

MT29F4G08ABADAWP:D

Manufacturer Part Number
MT29F4G08ABADAWP:D
Description
MICMT29F4G08ABADAWP:D 4GB SLC NAND 34NM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT29F4G08ABADAWP:D

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT29F4G08ABADAWP:D
Manufacturer:
MICRON
Quantity:
7 720
Part Number:
MT29F4G08ABADAWP:D
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT29F4G08ABADAWP:D
Manufacturer:
MICRON
Quantity:
12 800
Part Number:
MT29F4G08ABADAWP:D
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT29F4G08ABADAWP:D
0
Company:
Part Number:
MT29F4G08ABADAWP:D
Quantity:
2 300
List of Figures
Figure 1: Marketing Part Number Chart ........................................................................................................... 2
Figure 2: 48-Pin TSOP – Type 1, CPL (Top View) ............................................................................................... 9
Figure 3: 63-Ball VFBGA, x8 (Balls Down, Top View) ....................................................................................... 10
Figure 4: 63-Ball VFBGA, x16 (Balls Down, Top View) ...................................................................................... 11
Figure 5: 48-Pin TSOP – Type 1, CPL .............................................................................................................. 12
Figure 6: 63-Ball VFBGA (10.5mm x 13mm) .................................................................................................... 13
Figure 7: 63-Ball VFBGA (9mm x 11mm) ......................................................................................................... 14
Figure 8: NAND Flash Die (LUN) Functional Block Diagram ........................................................................... 15
Figure 9: Array Organization – MT29F4G08 (x8) .............................................................................................. 16
Figure 10: Array Organization – MT29F4G16 (x16) .......................................................................................... 17
Figure 11: Array Organization – MT29F8G08 (x8) ............................................................................................ 18
Figure 12: Array Organization – MT29F8G16 (x16) .......................................................................................... 19
Figure 13: Asynchronous Command Latch Cycle ............................................................................................ 21
Figure 14: Asynchronous Address Latch Cycle ................................................................................................ 22
Figure 15: Asynchronous Data Input Cycles ................................................................................................... 23
Figure 16: Asynchronous Data Output Cycles ................................................................................................. 24
Figure 17: Asynchronous Data Output Cycles (EDO Mode) ............................................................................. 25
Figure 18: READ/BUSY# Open Drain ............................................................................................................. 26
Figure 19:
Figure 20:
Figure 21: I
Figure 22: I
Figure 23: TC vs. Rp ....................................................................................................................................... 29
Figure 24: R/B# Power-On Behavior ............................................................................................................... 30
Figure 25: RESET (FFh) Operation ................................................................................................................. 34
Figure 26: READ ID (90h) with 00h Address Operation .................................................................................... 35
Figure 27: READ ID (90h) with 20h Address Operation .................................................................................... 35
Figure 28: READ PARAMETER (ECh) Operation .............................................................................................. 38
Figure 29: READ UNIQUE ID (EDh) Operation ............................................................................................... 47
Figure 30: SET FEATURES (EFh) Operation .................................................................................................... 49
Figure 31: GET FEATURES (EEh) Operation ................................................................................................... 50
Figure 32: READ STATUS (70h) Operation ...................................................................................................... 54
Figure 33: READ STATUS ENHANCED (78h) Operation .................................................................................. 55
Figure 34: RANDOM DATA READ (05h-E0h) Operation .................................................................................. 56
Figure 35: RANDOM DATA READ TWO-PLANE (06h-E0h) Operation .............................................................. 57
Figure 36: RANDOM DATA INPUT (85h) Operation ........................................................................................ 58
Figure 37: PROGRAM FOR INTERNAL DATA INPUT (85h) Operation .............................................................. 60
Figure 38: READ PAGE (00h-30h) Operation ................................................................................................... 64
Figure 39: READ PAGE (00h-30h) Operation with Internal ECC Enabled .......................................................... 64
Figure 40: READ PAGE CACHE SEQUENTIAL (31h) Operation ........................................................................ 65
Figure 41: READ PAGE CACHE RANDOM (00h-31h) Operation ....................................................................... 66
Figure 42: READ PAGE CACHE LAST (3Fh) Operation ..................................................................................... 67
Figure 43: READ PAGE TWO-PLANE (00h-00h-30h) Operation ....................................................................... 69
Figure 44: PROGRAM PAGE (80h-10h) Operation ........................................................................................... 71
Figure 45: PROGRAM PAGE CACHE (80h–15h) Operation (Start) .................................................................... 73
Figure 46: PROGRAM PAGE CACHE (80h–15h) Operation (End) ..................................................................... 73
Figure 47: PROGRAM PAGE TWO-PLANE (80h–11h) Operation ...................................................................... 75
Figure 48: ERASE BLOCK (60h-D0h) Operation .............................................................................................. 76
Figure 49: ERASE BLOCK TWO-PLANE (60h–D1h) Operation ......................................................................... 77
Figure 50: READ FOR INTERNAL DATA MOVE (00h-35h) Operation ............................................................... 79
PDF: 09005aef83b25735
m60a_4gb_nand.pdf – Rev. G 11/10 EN
t
t
Fall and
Fall and
OL
OL
vs. Rp (V
vs. Rp (1.8V V
t
t
Rise (3.3V V
Rise (1.8V V
CC
= 3.3V V
CC
) ....................................................................................................................... 28
CC
CC
CC
) ................................................................................................................ 27
) ................................................................................................................ 27
) .............................................................................................................. 28
6
4Gb, 8Gb: x8, x16 NAND Flash Memory
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2009 Micron Technology, Inc. All rights reserved.
Features

Related parts for MT29F4G08ABADAWP:D