p2125vps20 Renesas Electronics Corporation., p2125vps20 Datasheet - Page 445

no-image

p2125vps20

Manufacturer Part Number
p2125vps20
Description
16-bit Single-chip Microcomputer H8s Family / H8s/2100 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
11. Clear the IRIC flag to 0.
12. The IRIC flag is set to 1 in either of the following cases.
13. Read the IRTR flag in ICSR.
14. If IRTR flag is 0, clear the IRIC flag to 0 to release the wait state.
15. Clear the WAIT bit in ICMR to cancel the wait mode.
16. Read the last ICDR receive data.
17. Clear the BBSY bit and SCP bit to 0 in ICCR. This changes SDA from low to high when SCL
 At the fall of the 8th receive clock pulse for one frame
 At the rise of the 9th receive clock pulse for one frame
If the IRTR flag is 0, execute step [14] to clear the IRIC flag to 0 to release the wait state.
If the IRTR flag is 1 and data reception is complete, execute step [15] to issue the stop
condition.
Execute step [12] to read the IRIC flag to detect the end of reception.
Then, clear the IRIC flag. Clearing of the IRIC flag should be done while WAIT = 0. (If the
WAIT bit is cleared to 0 after clearing the IRIC flag and then an instruction to issue a stop
condition is executed, the stop condition may not be issued correctly.)
is high, and generates the stop condition.
SCL is automatically fixed low in synchronization with the internal clock until the IRIC
flag is cleared.
The IRTR and ICDRF flags are set to 1, indicating that one frame of data has been
received. The master device outputs the receive clock continuously to receive the next data.
Rev. 1.00 Sep. 21, 2006 Page 407 of 658
Section 16 I
2
C Bus Interface (IIC)
REJ09B0310-0100

Related parts for p2125vps20