PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 230

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
Framer Mode Register 1 (Read/Write)
Value after reset: 00
FMR1
MFCS
AFR
ENSA
PMOD
Data Sheet
MFCS
7
Multiframe Force Resynchronization
Only
(FMR2.RFS(1:0) = 10).
A transition from low to high initiates the resynchronization procedure
for CRC-multiframe alignment without influencing doubleframe
synchronous state. In case, “Automatic Force Resynchronization”
(FMR1.AFR) is enabled and multiframe alignment cannot be
regained, a new search of doubleframe (and CRC multiframe) is
automatically initiated.
Automatic Force Resynchronization
Only
(FMR2.RFS(1:0) = 10).
If this bit is set, a search of doubleframe alignment is automatically
initiated if two multiframe patterns with a distance of n
not been found within a time interval of 8 ms after doubleframe
alignment has been regained or command FMR1.MFCS has been
issued.
Enable S
Only applicable if FMR1.XFS is set.
0 =
1 =
PCM Mode
For E1 application this bit must be set low. Switching from E1 to T1 or
vice versa the device needs up to 20 s to settle up to the internal
clocking.
0 =
AFR
H
PCM 30 or E1 mode.
Normal operation. The S
XSW.XY(4:0) and written to bits RSW.RY(4:0).
S
registers XSA(8:4). In addition, the received information is
written to registers RSA(8:4). Transmitting of the contents of
registers XSA(8:4) is disabled if one of time slot 0 transparent
modes is enabled (XSP.TT0 or TSWM.SA(8:4)).
a
valid
valid
-bit register access. The S
ENSA
a
-Bit Access through Register XSA4-8
if
if
PMOD
CRC
CRC
230
XFS
multiframe
multiframe
a
-bit information is taken from bits
a
-bit information is taken from the
ECM
SSD0
format
format
FALC56 V1.2
XAIS
is
is
E1 Registers
0
PEB 2256
2 ms have
2002-08-27
selected
selected
(1D)

Related parts for PEB2256E