PEB2256E INFINEON [Infineon Technologies AG], PEB2256E Datasheet - Page 97

no-image

PEB2256E

Manufacturer Part Number
PEB2256E
Description
E1/T1/J1 Framer and Line Interface Component for Long and Short Haul Applications
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
Figure 24
Note: DR = Dual-Rail interface
4.4.4
The received bit stream from pin XDI is optionally stored in the transmit elastic buffer.
The memory is organized as the receive elastic buffer. The functions are also equal to
the receive side. Programming of the transmit buffer size is done by SIC1.XBS1/0:
• XBS1/0 = 00: Bypass of the transmit elastic buffer
• XBS1/0 = 01: one frame buffer or 256 bits
• XBS1/0 = 10: two frame buffer or 512 bits
• XBS1/0 = 11: short buffer or 92 bits:
The functions of the transmit buffer are:
Data Sheet
Maximum of wander amplitude (peak-to-peak): 100 UI (1 UI = 488 ns)
average delay after performing a slip: 128 bits
Maximum of wander amplitude: 190 UI
average delay after performing a slip: 1 frame or 256 bits
Maximum of wander amplitude: 18 us
average delay after performing a slip: 46 bits
XL1/
XDOP/
XOID
XL2/
XDON
XCLK
TCLK
(E1: 8MHz)
(T1: 6MHz)
MCLK
DCO-X Digital Controlled Oscillator transmit
Transmit Elastic Buffer (E1)
Transmit Clock System (E1)
DR
DR
Clocking
Unit
D
Pulse Shaper
÷ 4
A
97
E1: 8MHz
T1: 6MHz
Attenuator
Transmit
DCO-X
Jitter
Framer
Functional Description E1
Transmit
Elastic
Store
FALC56 V1.2
Internal Clock of
Receive System
Interface
SCLKR
PEB 2256
2002-08-27
SCLKX
TCLK
RCLK
ITS10305
XDI

Related parts for PEB2256E