C8051F060DK Silicon Laboratories Inc, C8051F060DK Datasheet - Page 75

DEV KIT FOR F060/F062/F063

C8051F060DK

Manufacturer Part Number
C8051F060DK
Description
DEV KIT FOR F060/F062/F063
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F060DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F06x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F060
Silicon Family Name
C8051F06x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051060, C8051F062 and C8051F063
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1214

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F060DK
Manufacturer:
Silicon Labs
Quantity:
135
6.
The DMA interface works in conjunction with ADC0 and ADC1 to write ADC outputs directly to a specified
region of XRAM. The DMA interface is configured by software using the Special Function Registers shown
in Figure 6.1. Up to 64 instructions can be programmed into the Instruction Buffer to designate a sequence
of DMA operations. The Instruction Buffer is accessed by the DMA Control Logic, which gathers the appro-
priate data from the ADCs and controls writes to XRAM. The DMA instructions tell the DMA Control Logic
which ADC(s) to expect results from, but do not initiate the actual conversions. It is important to configure
the ADCs for the desired start-of-conversion source, voltage reference, and SAR clock frequency prior to
starting the DMA interface. For information on setting up the ADCs, refer to
and ADC1)” on page
6.1.
The Instruction Buffer has 64 8-bit locations that can be programmed with a sequence of DMA instructions.
Filling the Instruction Buffer is done with the Special Function Registers DMA0IPT (DMA Instruction Write
Address Register, Figure 6.6) and DMA0IDT (DMA Instruction Write Data Register, Figure 6.7). Instruc-
tions are written to the Instruction Buffer at address DMA0IPT when the instruction word is written to
DMA0IDT. Reading the register DMA0IDT will return the instruction word at location DMA0IPT. After a write
or read operation on DMA0IDT, the DMA0IPT register is automatically incremented to the next Instruction
Buffer location.
Direct Memory Access Interface (DMA0)
Writing to the Instruction Buffer
AIN0G
AIN1G
Current Address
Start Address
AIN0
AIN1
DMA0BND
DMA0ISW
DMA0IPT
Address
51.
ADC0
ADC1
Instruction
(64 Bytes)
Write Logic
Buffer
Instruction Data
DMA0IDT
DMA0CTH
Figure 6.1. DMA0 Block Diagram
Repeat Counter Limit
DMA0CTL
Rev. 1.2
DMA0CF
Control Logic
C8051F060/1/2/3/4/5/6/7
DMA
DMA0CSH
DMA0CN
Current Repeat Counter Value
DMA0DSH
DMA0DAH
Address Bus
Data Bus
Section “5. 16-Bit ADCs (ADC0
Beginning XRAM Address
Current XRAM Address
DMA0CSL
(on-chip or
off-chip)
DMA0DSL
DMA0DAL
XRAM
75

Related parts for C8051F060DK