C8051F060DK Silicon Laboratories Inc, C8051F060DK Datasheet - Page 89

DEV KIT FOR F060/F062/F063

C8051F060DK

Manufacturer Part Number
C8051F060DK
Description
DEV KIT FOR F060/F062/F063
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheet

Specifications of C8051F060DK

Contents
Evaluation Board, Power Supply, USB Cables, Adapter and Documentation
Processor To Be Evaluated
C8051F06x
Interface Type
USB
Silicon Manufacturer
Silicon Labs
Core Architecture
8051
Silicon Core Number
C8051F060
Silicon Family Name
C8051F06x
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051060, C8051F062 and C8051F063
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1214

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F060DK
Manufacturer:
Silicon Labs
Quantity:
135
7.2.
ADC2 has a maximum conversion speed of 200 ksps. The ADC2 conversion clock is a divided version of
the system clock, determined by the AD2SC bits in the ADC2CF register (system clock divided by (AD2SC
+ 1) for 0  AD2SC  31). The ADC2 conversion clock should be no more than 3 MHz.
7.2.1. Starting a Conversion
A conversion can be initiated in one of four ways, depending on the programmed states of the ADC2 Start
of Conversion Mode bits (AD2CM1-0) in register ADC2CN. Conversions may be initiated by one of the fol-
lowing:
When CNVSTR2 is used as a conversion start source, it must be enabled in the crossbar, and the corre-
sponding pin must be set to open-drain, high-impedance mode (see
page 203
Writing a ‘1’ to AD2BUSY provides software control of ADC2 whereby conversions are performed "on-
demand". During conversion, the AD2BUSY bit is set to logic 1 and reset to logic 0 when the conversion is
complete. The falling edge of AD2BUSY triggers an interrupt (when enabled) and sets the ADC2 interrupt
flag (AD2INT). Note: When polling for ADC conversion completions, the ADC2 interrupt flag (AD2INT)
should be used. Converted data is available in the ADC2 data registers, ADC2H and ADC2L, when bit
AD2INT is logic 1. Note that when Timer 2 or Timer 3 overflows are used as the conversion source, low
byte overflows are used if the timer is in 8-bit mode; and high byte overflows are used if the timer is in 16-
bit mode. See
Modes of Operation
1. Writing a ‘1’ to the AD2BUSY bit of register ADC2CN
2. A Timer 3 overflow (i.e. timed continuous conversions)
3. A rising edge on the CNVSTR2 input signal (Assigned by the crossbar)
4. A Timer 2 overflow
for more details on Port I/O configuration).
Section “24. Timers” on page 287
Figure 7.2. Temperature Sensor Transfer Function
-50
Temperature (Celsius)
0
for timer configuration.
Rev. 1.2
V
Temp
TEMP
=
C
C8051F060/1/2/3/4/5/6/7
= (V
(Slope
Offset
TEMP
50
x Temp
- Offset) /
(V at 0 Celsius)
Slope
C
) +
(V / deg C)
Section “18. Port Input/Output” on
Slope
Offset
100
89

Related parts for C8051F060DK