73S1210F-68IM/F Maxim Integrated Products, 73S1210F-68IM/F Datasheet - Page 12

no-image

73S1210F-68IM/F

Manufacturer Part Number
73S1210F-68IM/F
Description
IC SMART CARD READER 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 73S1210F-68IM/F

Core Processor
80515
Core Size
8-Bit
Speed
24MHz
Connectivity
I²C, SmartCard, UART/USART
Peripherals
LED, POR, WDT
Number Of I /o
8
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
73S1210F-68IM/F
Manufacturer:
TERIDIAN
Quantity:
7 728
73S1210F Data Sheet
specific SFR registers in the proper sequence. These special pattern/sequence requirements prevent
inadvertent erasure of the flash memory.
The mass erase sequence is:
1. Write 1 to the FLSH_MEEN bit in the
2. Write pattern 0xAA to
Note: The mass erase cycle can only be initiated when the ICE port is enabled.
The page erase sequence is:
1. Write the page address to
2. Write pattern 0x55 to
The PGADDR register denotes the page address for page erase. The page size is 512 (200h) bytes and
there are 128 pages within the flash memory. The
memory address such that bit 7:1 of the
Bit 0 of the PGADDR is not used and is ignored. The MPU may write to the flash memory. This is one of
the non-volatile storage options available to the user. The FLSHCTL SFR bit FLSH_PWE (flash program
write enable) differentiates 80515 data store instructions (MOVX@DPTR,A) between Flash and XRAM
writes. Before setting FLSH_PWE, all interrupts need to be disabled by setting EAL = 1.
the location and description of the 73S1210 flash-specific SFRs.
12
Any flash modifications must set the CPUCLK to operate at 3.6923 MHz
before any flash memory operations are executed to insure the proper timing when modifying the
flash memory.
ERASE
ERASE
PGADDR
(SFR address 0x94).
(SFR address 0x94).
PGADDR
(SFR address 0xB7[7:1]).
FLSHCTL
corresponds to bit 15:9 of the flash memory address.
PGADDR
register (SFR address 0xB2[1]).
denotes the upper seven bits of the flash
(MPUCLKCtl
Table 3
DS_1210F_001
= 0x0C)
Rev. 1.4
shows

Related parts for 73S1210F-68IM/F