73S1210F-68IM/F Maxim Integrated Products, 73S1210F-68IM/F Datasheet - Page 42

no-image

73S1210F-68IM/F

Manufacturer Part Number
73S1210F-68IM/F
Description
IC SMART CARD READER 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 73S1210F-68IM/F

Core Processor
80515
Core Size
8-Bit
Speed
24MHz
Connectivity
I²C, SmartCard, UART/USART
Peripherals
LED, POR, WDT
Number Of I /o
8
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
73S1210F-68IM/F
Manufacturer:
TERIDIAN
Quantity:
7 728
73S1210F Data Sheet
Miscellaneous Control Register 0 (MISCtl0): 0xFFF1  0x00
Transmit and receive (TX and RX) pin selection and loop back test configuration are setup via this
register.
1.7.6.1
The Serial Interface 0 can operate in 4 modes:
42
Mode 0
Pin RX serves as input and output. TX outputs the shift clock. 8 bits are transmitted with LSB first.
The baud rate is fixed at 1/12 of the crystal frequency. Reception is initialized in Mode 0 by setting
the flags in
starts receiving serial data.
Mode 1
Pin RX serves as input, and TX serves as serial output. No external shift clock is used, 10 bits are
transmitted: a start bit (always 0), 8 data bits (LSB first), and a stop bit (always 1). On receive, a start
bit synchronizes the transmission, 8 data bits are available by reading S0BUF, and stop bit sets the
flag RB80 in the Special Function Register S0CON. In mode 1 either internal baud rate generator or
timer 1 can be use to specify baud rate.
Mode 2
This mode is similar to Mode 1, with two differences. The baud rate is fixed at 1/32 or 1/64 of
oscillator frequency and 11 bits are transmitted or received: a start bit (0), 8 data bits (LSB first), a
programmable 9th bit, and a stop bit (1). The 9th bit can be used to control the parity of the serial
interface: at transmission, bit TB80 in
affects RB80 in Special Function Register S0CON.
MISCtl0.7
MISCtl0.6
MISCtl0.5
MISCtl0.4
MISCtl0.3
MISCtl0.2
MISCtl0.1
MISCtl0.0
Bit
Serial Interface 0
MSB
PWRDN
S0CON
PWRDN
Symbol
SLPBK
SSEL
as follows: RI0 = 0 and REN0 = 1. In other modes, a start bit when REN0 = 1
This bit places the 73S1210F into a power down state.
1 = UART loop back testing mode. The pins TXD and RXD are to be
connected together externally (with SLPBK =1) and therefore:
Selects either Serial_1 if set =1 or Serial_0 if set = 0 to be connected to
RXD and TXD pins.
Table 37: The MISCtl0 Register
SLPBK
0
0
1
1
S0CON
SSEL
0
1
0
1
is output as the 9th bit, and at receive, the 9th bit
Mode
normal using Serial_0
normal using Serial_1
Serial_0 TX feeds Serial_1 RX
Serial_1 TX feeds Serial_0 RX
Function
SLPBK
SSEL
LSB
DS_1210F_001
Rev. 1.4

Related parts for 73S1210F-68IM/F