73S1210F-68IM/F Maxim Integrated Products, 73S1210F-68IM/F Datasheet - Page 81

no-image

73S1210F-68IM/F

Manufacturer Part Number
73S1210F-68IM/F
Description
IC SMART CARD READER 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 73S1210F-68IM/F

Core Processor
80515
Core Size
8-Bit
Speed
24MHz
Connectivity
I²C, SmartCard, UART/USART
Peripherals
LED, POR, WDT
Number Of I /o
8
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
73S1210F-68IM/F
Manufacturer:
TERIDIAN
Quantity:
7 728
DS_1210F_001
Smart Card Interrupt Register (SCInt): 0xFE01  0x00
When the smart card interrupt is asserted, the firmware can read this register to determine the actual
cause of the interrupt. The bits are cleared when this register is read. Each interrupt can be disabled by
the Smart Card Interrupt Enable register. Error processing must be handled by the firmware. This
register relates to the interface that is active – see the
Rev. 1.4
SCInt.7
SCInt.6
SCInt.5
SCInt.4
SCInt.3
SCInt.2
SCInt.1
SCInt.0
MSB
WAITTO
Bit
VCCTMRI
CRDEVT
TXEVNT
TXSENT
WAITTO
CRDEVT VCCTMRI
Symbol
RXDAV
RXERR
TXERR
card presence) or there was a fault condition in the interface circuitry.
This bit is functional even if the smart card logic clock is disabled and
when the PWRDN bit is set. This bit is cleared when the SCInt register is
read.
Wait Timeout - An ATR or card wait timeout has occurred. In sync mode,
this interrupt is asserted when the RLen counter (it advances on falling
edges of CLK/ETU) reaches the loaded (max) value. This bit is cleared
when the SCInt register is read. When running in Synchronous Clock
Stop Mode, this bit becomes RLenINT interrupt (set when the Rlen
counter reaches the terminal count).
Card Event - A card event is signaled via pin DETCARD either when the
Card was inserted or removed (read the
VCC Timer - This bit is set when the VCCTMR times out. This bit is
cleared when the SCInt register is read.
Rx Data Available - Data was received from the smart card because the
Rx FIFO is not empty. In bypass mode, this interrupt is generated on a
falling edge of the smart card I/O line. After receiving this interrupt in
bypass mode, firmware should disable it until the firmware has received
the entire byte and is waiting for the next start delimiter. This bit is
cleared when there is no RX data available in the RX FIFO.
TX Event - Set whenever the TXEMTY or TXFULL bits are set in the
SRXCtl
TX Sent - Set whenever the ISO UART has successfully transmitted a
byte to the smart card. Also set when a CRC/LRC byte is sent in T=1
mode. Will not be set in T=0 when a break is detected at the end of a
byte (when break detection is enabled). This bit is cleared when the
SCInt register is read.
TX Error - An error was detected during the transmission of data to the
smart card as indicated by either BREAKD or TXUNDR bit being set in
the
description. This bit is cleared when the
RX Error - An error was detected during the reception of data from the
smart card. Additional information can be found in the
This interrupt will be asserted for RXOVRR, or RX Parity error events.
This bit is cleared when the
STXCtl
Table 73: The SCInt Register
SFR. This bit is cleared when the
SFR. Additional information can be found in that register
RXDAV
SCSel
TXEVT
SRXCtl
register (above).
Function
TXSENT
register is read.
CRDCtl
STXCtl
STXCtl
TXERR
register is read.
register to determine
register is read.
73S1210F Data Sheet
SRXCtl
RXERR
LSB
register.
81

Related parts for 73S1210F-68IM/F