73S1210F-68IM/F Maxim Integrated Products, 73S1210F-68IM/F Datasheet - Page 89

no-image

73S1210F-68IM/F

Manufacturer Part Number
73S1210F-68IM/F
Description
IC SMART CARD READER 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 73S1210F-68IM/F

Core Processor
80515
Core Size
8-Bit
Speed
24MHz
Connectivity
I²C, SmartCard, UART/USART
Peripherals
LED, POR, WDT
Number Of I /o
8
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
73S1210F-68IM/F
Manufacturer:
TERIDIAN
Quantity:
7 728
DS_1210F_001
Smart Card Control Register (SCCtl): 0xFE0A  0x21
This register is used to monitor reception of data from the smart card.
Rev. 1.4
SCCtl.7
SCCtl.6
SCCtl.5
SCCtl.4
SCCtl.3
SCCtl.2
SCCtl.1
SCCtl.0
Bit
MSB
RSTCRD
RSTCRD
CLKOFF
CLKLVL
Symbol
IOD
C8
C4
IO
1 = Asserts the RST (set RST = 0) to the smart card interface, 0 = De-assert
the RST (set RST = 1) to the smart card interface. Can be used to extend
RST to the smart card. Refer to
operational in all modes and can be used to extend RST during activation or
perform a “Warm Reset” as required. In auto-sequence mode, this bit should
be set = 0 to allow the sequencer to de-assert RST per the
parameters.
In sync mode (see the
set = 1, RST = 1, if set = 0, RST = 0. Rlen has no effect on Reset in sync
mode.
Smart Card I/O. Read is state of I/O signal (Caution, this signal is not
synchronized to the MPU clock). In Bypass mode, write value is state of
signal on I/O. In sync mode, this bit will contain the value of I/O pin on the
latest rising edge of CLK.
Smart Card I/O Direction control Bypass mode or sync mode. 1 = input
(default), 0 = output.
Smart Card C8. When C8 is an output, the value written to this bit will appear
on the C8 line. The value read when C8 is an output is the value stored in
the register. When C8 is an input, the value read is the value on the C8 pin
(Caution, this signal is not synchronized to the MPU clock). When C8 is an
input, the value written will be stored in the register but not presented to the
C8 pin.
Smart Card C4. When C4 is an output, the value written to this bit will appear
on the C4 line. The value read when C4 is an output is the value stored in
the register. When C4 is an input, the value read is the value on the C4 pin
(Caution, this signal is not synchronized to the MPU clock). When C4 is an
input, the value written will be stored in the register but not presented to the
C4 pin.
1 = High, 0 = Low. If CLKOFF is set = 1, the CLK to smart card will be at the
logic level indicated by this bit. If in bypass mode, this bit directly controls the
state of CLK.
0 = CLK is enabled. 1 = CLK is not enabled. When asserted, the CLK will
stop at the level selected by CLKLVL. This bit has no effect if in bypass
mode.
IO
Table 82: The SCCtl Register
IOD
SPrtcol
C8
register) the sense of this bit is non-inverted, if
RLength
Function
C4
register description. This bit is
CLKLVL
73S1210F Data Sheet
CLKOFF
RLength
LSB
89

Related parts for 73S1210F-68IM/F