MT47H256M4BT-5E:A TR Micron Technology Inc, MT47H256M4BT-5E:A TR Datasheet - Page 125

IC DDR2 SDRAM 1GBIT 5NS 92FBGA

MT47H256M4BT-5E:A TR

Manufacturer Part Number
MT47H256M4BT-5E:A TR
Description
IC DDR2 SDRAM 1GBIT 5NS 92FBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT47H256M4BT-5E:A TR

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (256M x 4)
Speed
5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
92-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
557-1206-1
ODT Timing
PDF: 09005aef821ae8bf
1GbDDR2.pdf – Rev. T 02/10 EN
Once a 12ns delay (
bled via the EMR LOAD MODE command, ODT can be accessed under two timing
categories. ODT will operate either in synchronous mode or asynchronous mode, de-
pending on the state of CKE. ODT can switch anytime except during self refresh mode
and a few clocks after being enabled via EMR, as shown in Figure 80 (page 126).
There are two timing categories for ODT—turn-on and turn-off. During active mode
(CKE HIGH) and fast-exit power-down mode (any row of any bank open, CKE LOW,
MR[12 = 0]),
in Figure 82 (page 127).
During slow-exit power-down mode (any row of any bank open, CKE LOW, MR[12] = 1)
and precharge power-down mode (all banks/rows precharged and idle, CKE LOW),
t
ODT turn-off timing, prior to entering any power-down mode, is determined by the pa-
rameter
signal satisfies
(MIN) is satisfied,
shows the example where
occur until state T3. When
ODT turn-on timing prior to entering any power-down mode is determined by the pa-
rameter
satisfies
satisfied,
the example where
until state T3. When
ODT turn-off timing after exiting any power-down mode is determined by the parame-
ter
satisfies
satisfied,
the example where
When
ODT turn-on timing after exiting either slow-exit power-down mode or precharge power-
down mode is determined by the parameter
(page 131). At state Ta1, the ODT HIGH signal satisfies
down mode at state T1. When
parameters apply. Figure 87 (page 131) also shows the example where
not satisfied because ODT HIGH occurs at state Ta0. When
t
AONPD and
AONPD timing parameters apply.
t
AXPD (MIN), as shown in Figure 86 (page 130). At state Ta1, the ODT LOW signal
t
AXPD (MIN) is not satisfied,
t
t
t
t
ANPD (MIN), as shown in Figure 84 (page 128). At state T2, the ODT HIGH
ANPD, as shown in Figure 85 (page 129). At state T2, the ODT HIGH signal
ANPD (MIN) prior to entering power-down mode at T5. When
AXPD (MIN) after exiting power-down mode at state T1. When
t
t
AOND and
AOFD and
t
AOND,
t
AOFPD timing parameters are applied, as shown in Figure 83 (page 128).
t
ANPD (MIN) prior to entering power-down mode at T5. When
t
AOFD and
t
t
t
MOD) has been satisfied, and after the ODT function has been ena-
ANPD (MIN) is not satisfied because ODT HIGH does not occur
AXPD (MIN) is not satisfied because ODT LOW occurs at state Ta0.
t
t
t
ANPD (MIN) is not satisfied,
AON,
t
AOF timing parameters apply. Figure 86 (page 130) also shows
AON timing parameters apply. Figure 85 (page 129) also shows
t
t
ANPD (MIN) is not satisfied,
ANPD (MIN) is not satisfied because ODT HIGH does not
t
AOFD, and
125
t
AOF timing parameters apply. Figure 84 (page 128) also
t
AXPD (MIN) is satisfied,
t
AOFPD timing parameters apply.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
t
AOF timing parameters are applied, as shown
t
AXPD (MIN), as shown in Figure 87
1Gb: x4, x8, x16 DDR2 SDRAM
t
AONPD timing parameters apply.
t
t
AOFPD timing parameters apply.
AXPD (MIN) after exiting power-
t
AOND and
t
AXPD (MIN) is not satisfied,
© 2004 Micron Technology, Inc. All rights reserved.
t
AON timing
t
AXPD (MIN) is
t
ODT Timing
t
ANPD (MIN) is
AXPD (MIN) is
t
ANPD

Related parts for MT47H256M4BT-5E:A TR