MT47H256M4BT-5E:A TR Micron Technology Inc, MT47H256M4BT-5E:A TR Datasheet - Page 85

IC DDR2 SDRAM 1GBIT 5NS 92FBGA

MT47H256M4BT-5E:A TR

Manufacturer Part Number
MT47H256M4BT-5E:A TR
Description
IC DDR2 SDRAM 1GBIT 5NS 92FBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT47H256M4BT-5E:A TR

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (256M x 4)
Speed
5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
92-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
557-1206-1
Initialization
Figure 42: DDR2 Power-Up and Initialization
DDR2 SDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in unde-
fined operation. Figure 42 illustrates, and the notes outline, the sequence required for power-up and initialization.
Command
Address
DQS
DM
DQ
V
V
V
ODT
V
V
CK#
CKE
DDQ
DDL
R
TT
CK
REF
DD
15
16
15
15
tt
1
low level 2
LVCMOS
High-Z
High-Z
High-Z
t
VTD 1
T0
t CL
V
clock (CK, CK#)
low level
T = 200µs (MIN) 3
Power-up:
SSTL_18
DD
t CK
and stable
t CL
2
NOP 3
Ta0
T = 400ns (MIN) 4
A10 = 1
Tb0
PRE
t RPA
EMR(2)
LM 5
Code
Tc0
t MRD
EMR(3)
Code
LM 6
Td0
t MRD
Code
LM 7
EMR
Te0
t MRD
DLL RESET
MR with
Code
LM 8
Tf0
t MRD
A10 = 1
PRE 9
Tg0
t RPA
200 cycles of CK are required before a READ command can be issued
REF 10
Th0
t RFC
See no te 10
REF 10
Ti0
t RFC
MR without
DLL RESET
LM 11
Code
Tj0
t MRD
OCD default
EMR with
LM 12
Code
Tk0
Indicates a Break in
Time Scale
t MRD
EMR with
OCD exit
LM 13
Code
Tl0
t MRD
operation
Don’t care
Normal
Valid 14
Valid
Tm0

Related parts for MT47H256M4BT-5E:A TR