LPC1769FBD100,551 NXP Semiconductors, LPC1769FBD100,551 Datasheet - Page 759

IC ARM CORTEX MCU 512K 100-LQFP

LPC1769FBD100,551

Manufacturer Part Number
LPC1769FBD100,551
Description
IC ARM CORTEX MCU 512K 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC17xxr

Specifications of LPC1769FBD100,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
100-LQFP
Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
120MHz
Connectivity
CAN, Ethernet, I²C, IrDA, Microwire, SPI, SSI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, Motor Control PWM, POR, PWM, WDT
Number Of I /o
70
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 8x12b, D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC17
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
64 KB
Interface Type
Ethernet, USB, OTG, CAN
Maximum Clock Frequency
120 MHz
Number Of Programmable I/os
70
Number Of Timers
4
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB1760, MCB1760U, MCB1760UME
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 8 Channel
On-chip Dac
10 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4966
935290522551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1769FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
34.4 ARM Cortex-M3 User Guide: Peripherals
UM10360
User manual
34.4.1 About the Cortex-M3 peripherals
The address map of the Private peripheral bus (PPB) is:
Table 643. Core peripheral register regions
In register descriptions:
Address
0xE000E008 - 0xE000E00F
0xE000E010 - 0xE000E01F
0xE000E100 - 0xE000E4EF
0xE000ED00 - 0xE000ED3F
0xE000ED90 - 0xE000EDB8
0xE000EF00 - 0xE000EF03
the register type is described as follows:
– RW: Read and write.
– RO: Read-only.
– WO: Write-only.
the required privilege gives the privilege level required to access the register, as
follows:
– Privileged: Only privileged software can access the register
– Unprivileged: Both unprivileged and privileged software can access the register.
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 19 August 2010
Core peripheral
System control block
System timer
Nested Vectored Interrupt
Controller
System control block
Memory Protection Unit
Nested Vectored Interrupt
Controller
Chapter 34: Appendix: Cortex-M3 user guide
Description
Table 654 “Summary of the
system control block registers”
Table 674 “System timer registers
summary”
Table 644 “NVIC register
summary”
Table 654 “Summary of the
system control block registers”
Table 680 “MPU registers
summary”
Table 644 “NVIC register
summary”
UM10360
© NXP B.V. 2010. All rights reserved.
759 of 840

Related parts for LPC1769FBD100,551